# Chapter 2

2.1. The proof is as follows:

$$(x + y) \cdot (x + z) = xx + xz + xy + yz$$

$$= x + xz + xy + yz$$

$$= x(1 + z + y) + yz$$

$$= x \cdot 1 + yz$$

$$= x + yz$$

2.2. The proof is as follows:

$$(x + y) \cdot (x + \overline{y}) = xx + xy + x\overline{y} + y\overline{y}$$

$$= x + xy + x\overline{y} + 0$$

$$= x(1 + y + \overline{y})$$

$$= x \cdot 1$$

$$= x$$

2.3. Proof using Venn diagrams:



### 2.4. Proof of 15a using Venn diagrams:



A similar proof is constructed for 15b.

### 2.5. Proof using Venn diagrams:



- 2.6. A possible approach for determining whether or not the expressions are valid is to try to manipulate the left and right sides of an expression into the same form, using the theorems and properties presented in section 2.5. While this may seem simple, it is an awkward approach, because it is not obvious what target form one should try to reach. A much simpler approach is to construct a truth table for each side of an expression. If the truth tables are identical, then the expression is valid. Using this approach, we can show that the answers are:
  - (a) Yes
  - (b) Yes
  - (c) No
- 2.7. Timing diagram of the waveforms that can be observed on all wires of the circuit:



2.8. Timing diagram of the waveforms that can be observed on all wires of the circuit:



2.9. Starting with the canonical sum-of-products for f get

$$f = \overline{x_1}\overline{x_2}x_3 + \overline{x_1}x_2\overline{x_3} + \overline{x_1}x_2x_3 + x_1\overline{x_2}\overline{x_3} + x_1\overline{x_2}x_3 + x_1x_2\overline{x_3} + x_1x_2x_3$$

$$= x_1(\overline{x_2}\overline{x_3} + \overline{x_2}x_3 + x_2\overline{x_3} + x_2x_3) + x_2(\overline{x_1}\overline{x_3} + \overline{x_1}x_3 + x_1\overline{x_3} + x_1x_3)$$

$$+ x_3(\overline{x_1}\overline{x_2} + \overline{x_1}x_2 + x_1\overline{x_2} + x_1x_2)$$

$$= x_1(\overline{x_2}(\overline{x_3} + x_3) + x_2(\overline{x_3} + x_3)) + x_2(\overline{x_1}(\overline{x_3} + x_3) + x_1(\overline{x_3} + x_3))$$

$$+ x_3(\overline{x_1}(\overline{x_2} + x_2) + x_1(\overline{x_2} + x_2))$$

$$= x_1(\overline{x_2} \cdot 1 + x_2 \cdot 1) + x_2(\overline{x_1} \cdot 1 + x_1 \cdot 1) + x_3(\overline{x_1} \cdot 1 + x_1 \cdot 1)$$

$$= x_1(\overline{x_2} + x_2) + x_2(\overline{x_1} + x_1) + x_3(\overline{x_1} + x_1)$$

$$= x_1 \cdot 1 + x_2 \cdot 1 + x_3 \cdot 1$$

$$= x_1 + x_2 + x_3$$

2.10. The canonical product-of-sums for f is

$$f = (x_1 + x_2 + x_3)(x_1 + x_2 + \overline{x_3})(x_1 + \overline{x_2} + x_3)(x_1 + \overline{x_2} + \overline{x_3}) \cdot (\overline{x_1} + x_2 + x_3)(\overline{x_1} + x_2 + \overline{x_3})(\overline{x_1} + \overline{x_2} + x_3)$$

It can be manipulated as follows:

$$f = (x_1(1+x_2+x_3)(1+x_2+\overline{x}_3)(1+\overline{x}_2+x_3)(1+\overline{x}_2+\overline{x}_3)) \cdot (x_2(x_1+1+x_3)(x_1+1+\overline{x}_3)(\overline{x}_1+1+x_3)(\overline{x}_1+1+\overline{x}_3)) \cdot (x_3(x_1+x_2+1)(x_1+\overline{x}_2+1)(\overline{x}_1+x_2+1)(\overline{x}_1+\overline{x}_2+1))$$

$$= (x_1 \cdot 1 \cdot 1 \cdot 1 \cdot 1)(x_2 \cdot 1 \cdot 1 \cdot 1 \cdot 1)(x_3 \cdot 1 \cdot 1 \cdot 1 \cdot 1)$$
  
=  $x_1 x_2 x_3$ 

2.11. Derivation of the minimum sum-of-products expression:

$$f = x_1x_3 + x_1\overline{x}_2 + \overline{x}_1x_2x_3 + \overline{x}_1\overline{x}_2\overline{x}_3$$

$$= x_1(\overline{x}_2 + x_2)x_3 + x_1\overline{x}_2(\overline{x}_3 + x_3) + \overline{x}_1x_2x_3 + \overline{x}_1\overline{x}_2\overline{x}_3$$

$$= x_1\overline{x}_2x_3 + x_1x_2x_3 + x_1\overline{x}_2\overline{x}_3 + \overline{x}_1x_2x_3 + \overline{x}_1\overline{x}_2\overline{x}_3$$

$$= x_1x_3 + (x_1 + \overline{x}_1)x_2x_3 + (x_1 + \overline{x}_1)\overline{x}_2\overline{x}_3$$

$$= x_1x_3 + x_2x_3 + \overline{x}_2\overline{x}_3$$

2.12. Derivation of the minimum sum-of-products expression:

$$f = x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 x_4 + x_1 \overline{x}_2 x_3 \overline{x}_4$$

$$= x_1 \overline{x}_2 \overline{x}_3 (\overline{x}_4 + x_4) + x_1 x_2 x_4 + x_1 \overline{x}_2 x_3 \overline{x}_4$$

$$= x_1 \overline{x}_2 \overline{x}_3 \overline{x}_4 + x_1 \overline{x}_2 \overline{x}_3 x_4 + x_1 x_2 x_4 + x_1 \overline{x}_2 x_3 \overline{x}_4$$

$$= x_1 \overline{x}_2 \overline{x}_3 + x_1 \overline{x}_2 (\overline{x}_3 + x_3) \overline{x}_4 + x_1 x_2 x_4$$

$$= x_1 \overline{x}_2 \overline{x}_3 + x_1 \overline{x}_2 \overline{x}_4 + x_1 x_2 x_4$$

2.13. The simplest POS expression is derived as

$$f = (x_1 + x_3 + x_4)(x_1 + \overline{x}_2 + x_3)(x_1 + \overline{x}_2 + \overline{x}_3 + x_4)$$

$$= (x_1 + x_3 + x_4)(x_1 + \overline{x}_2 + x_3)(x_1 + \overline{x}_2 + x_3 + x_4)(x_1 + \overline{x}_2 + \overline{x}_3 + x_4)$$

$$= (x_1 + x_3 + x_4)(x_1 + \overline{x}_2 + x_3)((x_1 + \overline{x}_2 + x_4)(x_3 + \overline{x}_3))$$

$$= (x_1 + x_3 + x_4)(x_1 + \overline{x}_2 + x_3)(x_1 + \overline{x}_2 + x_4) \cdot 1$$

$$= (x_1 + x_3 + x_4)(x_1 + \overline{x}_2 + x_3)(x_1 + \overline{x}_2 + x_4)$$

2.14. Derivation of the minimum product-of-sums expression:

$$f = (x_1 + x_2 + x_3)(x_1 + \overline{x}_2 + x_3)(\overline{x}_1 + \overline{x}_2 + x_3)(x_1 + x_2 + \overline{x}_3)$$

$$= ((x_1 + x_2) + x_3)((x_1 + x_2) + \overline{x}_3)(x_1 + (\overline{x}_2 + x_3))(\overline{x}_1 + (\overline{x}_2 + x_3))$$

$$= (x_1 + x_2)(\overline{x}_2 + x_3)$$

2.15. (a) Location of all minterms in a 3-variable Venn diagram:



(b) For  $f=x_1\overline{x}_2x_3+x_1x_2+\overline{x}_1x_3$  have:







Therefore, f is represented as:



$$f=x_3+x_1x_2$$

2.16. The function in Figure 2.18 in Venn diagram form is:



2.17. In Figure P2.1a it is possible to represent only 14 minterms. It is impossible to represent the minterms  $\overline{x}_1\overline{x}_2x_3x_4$  and  $x_1x_2\overline{x}_3\overline{x}_4$ .

In Figure P2.1b, it is impossible to represent the minterms  $x_1x_2\overline{x}_3\overline{x}_4$  and  $x_1x_2x_3\overline{x}_4$ .

2.18. Venn diagram for  $f = \overline{x}_1 \overline{x}_2 x_3 \overline{x}_4 + x_1 x_2 x_3 x_4 + \overline{x}_1 x_2$  is



2.19. The simplest SOP implementation of the function is

$$f = \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 \overline{x}_3 + x_1 x_2 x_3$$

$$= (\overline{x}_1 + x_1) x_2 x_3 + x_1 (\overline{x}_2 + x_2) \overline{x}_3$$

$$= x_2 x_3 + x_1 \overline{x}_3$$

2.20. The simplest SOP implementation of the function is

$$f = \overline{x}_{1}\overline{x}_{2}x_{3} + \overline{x}_{1}x_{2}x_{3} + x_{1}\overline{x}_{2}\overline{x}_{3} + x_{1}x_{2}\overline{x}_{3} + x_{1}x_{2}x_{3}$$

$$= \overline{x}_{1}(\overline{x}_{2} + x_{2})x_{3} + x_{1}(\overline{x}_{2} + x_{2})\overline{x}_{3} + (\overline{x}_{1} + x_{1})x_{2}x_{3}$$

$$= \overline{x}_{1}x_{3} + x_{1}\overline{x}_{3} + x_{2}x_{3}$$

Another possibility is

$$f = \overline{x}_1 x_3 + x_1 \overline{x}_3 + x_1 x_2$$

2.21. The simplest POS implementation of the function is

$$f = (x_1 + x_2 + x_3)(x_1 + \overline{x}_2 + x_3)(\overline{x}_1 + x_2 + \overline{x}_3)$$

$$= ((x_1 + x_3) + x_2)((x_1 + x_3) + \overline{x}_2)(\overline{x}_1 + x_2 + \overline{x}_3)$$

$$= (x_1 + x_3)(\overline{x}_1 + x_2 + \overline{x}_3)$$

2.22. The simplest POS implementation of the function is

$$f = (x_1 + x_2 + x_3)(x_1 + x_2 + \overline{x}_3)(\overline{x}_1 + x_2 + \overline{x}_3)(\overline{x}_1 + \overline{x}_2 + \overline{x}_3)$$

$$= ((x_1 + x_2) + x_3)((x_1 + x_2) + \overline{x}_3)((\overline{x}_1 + x_3) + x_2)((\overline{x}_1 + x_3) + \overline{x}_2)$$

$$= (x_1 + x_2)(\overline{x}_1 + \overline{x}_3)$$

2.23. The lowest cost circuit is defined by

$$f(x_1,x_2,x_3) = x_1x_2 + x_1x_3 + x_2x_3$$

2.24. The truth table that corresponds to the timing diagram in Figure P2.3 is

| _ |       |       |       |   |
|---|-------|-------|-------|---|
|   | $x_1$ | $x_2$ | $x_3$ | f |
|   | 0     | 0     | 0     | 1 |
|   | 0     | 0     | 1     | 0 |
|   | 0     | 1     | 0     | 0 |
|   | 0     | 1     | 1     | 1 |
|   | 1     | 0     | 0     | 0 |
|   | 1     | . 0   | 1     | 1 |
|   | 1     | 1     | 0     | 1 |
|   | 1     | 1     | 1     | 0 |
|   |       |       | 1     | 1 |

The simplest SOP expression is  $f = \overline{x}_1 \overline{x}_2 \overline{x}_3 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 x_3 + x_1 x_2 \overline{x}_3$ .

2.25. The truth table that corresponds to the timing diagram in Figure P2.4 is

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 0 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 1 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1 1   |       | 1 |

The simplest SOP expression is derived as follows:

$$f = \overline{x}_{1}\overline{x}_{2}x_{3} + \overline{x}_{1}x_{2}\overline{x}_{3} + \overline{x}_{1}x_{2}x_{3} + x_{1}\overline{x}_{2}\overline{x}_{3} + x_{1}x_{2}x_{3}$$

$$= \overline{x}_{1}(\overline{x}_{2} + x_{2})x_{3} + \overline{x}_{1}\overline{x}_{2}(\overline{x}_{3} + x_{3}) + (\overline{x}_{1} + x_{1})x_{2}x_{3} + x_{1}\overline{x}_{2}\overline{x}_{3}$$

$$= \overline{x}_{1} \cdot 1 \cdot x_{3} + \overline{x}_{1}x_{2} \cdot 1 + 1 \cdot x_{2}x_{3} + x_{1}\overline{x}_{2}\overline{x}_{3}$$

$$= \overline{x}_{1}x_{3} + \overline{x}_{1}x_{2} + x_{2}x_{3} + x_{1}\overline{x}_{2}\overline{x}_{3}$$

2.26. (a)

| $x_1$ | $x_0$ | <b>y</b> 1 <b>y</b> 0 |   | f |  |
|-------|-------|-----------------------|---|---|--|
| 0     | 0 0   |                       | 0 | 1 |  |
| 0     | 0     | 0                     | 1 | 0 |  |
| 0     | 0     | 1                     | 0 | 0 |  |
| 0     | 0     | 1                     | 1 | 0 |  |
| 0     | 1     | 0                     | 0 | 0 |  |
| 0     | 1     | 0                     | 1 | 1 |  |
| 0     | 1     | 1                     | 0 | 0 |  |
| 0     | 1     | 1                     | 1 | 0 |  |
| 1     | 0     | 0                     | 0 | 0 |  |
| 1     | 0     | 0                     | 1 | 0 |  |
| 1     | 0     | 1                     | 0 | 1 |  |
| 1     |       |                       | 1 | 0 |  |
| 1     | 1     | 1<br>0                | 0 | 0 |  |
| 1     | 1 1 0 |                       | 1 | 0 |  |
| 1     |       |                       | 0 | 0 |  |
| 1     | 1     | 1                     | 1 | 1 |  |

(b) 
$$f = (x_1 + \overline{y}_1)(\overline{x}_1 + y_1)(x_0 + \overline{y}_0)(\overline{x}_0 + y_0)$$

2.27. (a)

| $x_1$ $x_0$ |   | <b>y</b> 1 | <b>y</b> o | f |
|-------------|---|------------|------------|---|
| 0           | 0 | 0          | 0          | 1 |
| 0           | 0 | 0          | 1          | 0 |
| 0           | 0 | 1          | 0          | 0 |
| 0           | 0 | 1          | 1          | 0 |
| 0           | 1 | 0          | 0          | 1 |
| 0           | 1 | 0          | 1          | 1 |
| 0           | 1 | 1          | 0          | 0 |
| 0           | 1 | 1          | 1          | 0 |
| 1           | 0 | 0          | 0          | 1 |
| 1           | 0 | 0          | 1          | 1 |
| 1           | 0 | 1          | 0          | 1 |
| 1           | 0 | 1          | 1          | 0 |
| 1           | 1 | 0          | 0          | 1 |
| 1           |   |            | 1          | 1 |
| 1           | 1 | 0<br>1     | 0          | 1 |
| 1           | 1 | 1          | 1          | 1 |

### (b) The canonical SOP expression is

$$f = \overline{x}_1 \overline{x}_0 \overline{y}_1 \overline{y}_0 + \overline{x}_1 x_0 \overline{y}_1 \overline{y}_0 + \overline{x}_1 x_0 \overline{y}_1 y_0 + x_1 \overline{x}_0 \overline{y}_1 \overline{y}_0 + x_1 \overline{x}_0 \overline{y}_1 y_0 + x_1 \overline{x}_0 y_1 \overline{y}_0 + x_1 x_0 \overline{y}_1 \overline{y}_0 + x_1 x_0 y_1 \overline{y}_0 + x_1 x_0 y_1 \overline{y}_0 + x_1 x_0 y_1 \overline{y}_0$$

```
(c) The simplest SOP expression is
                                               f = x_1 x_0 + \overline{y}_1 \overline{y}_0 + x_1 \overline{y}_0 + x_0 \overline{y}_1
2.30.
                             LIBRARY ieee;
                             USE ieee.std_logic_1164.all;
                             ENTITY prob2_30 IS
                                  PORT (x1, x2, x3, x4 : IN STD_LOGIC;
                                                          : OUT STD_LOGIC);
                                           f1, f2
                             END prob2_30;
                             ARCHITECTURE LogicFunc OF prob2_30 IS
                             BEGIN
                                  f1 \le (x1 \text{ AND NOT } x3) \text{ OR } (x2 \text{ AND NOT } x3) \text{ OR}
                                          NOT x3 AND NOT x4) OR (x1 AND x2) OR
                                          x1 AND NOT x4);
                                   f2 \ll (x1 \text{ OR NOT } x3) \text{ AND } (x1 \text{ OR } x2 \text{ OR NOT } x4) \text{ AND}
                                          x2 OR NOT x3 OR NOT x4);
                             END LogicFunc;
2.31. For the functions given in this question, it is not true that f_1 = \overline{f}_2. The function f_1 is given in the form (SOP-
```

2.31. For the functions given in this question, it is not true that  $f_1 = \overline{f}_2$ . The function  $f_1$  is given in the form (SOPterm) AND (SOP-term). If these same two SOP terms are used for the different function  $f_1 = (SOP-term)$  OR (SOP-term) then for this new  $f_1$  it is true that  $f_1 = \overline{f}_2$ . Complete VHDL code using this new function  $f_1$  is shown below.

```
LIBRARY ieee:
USE ieee.std_logic_1164.all;
ENTITY prob2_31 IS
    PORT (x1, x2, x3, x4 : IN STD\_LOGIC;
                           : OUT STD_LOGIC);
             f1, f2
END prob2_31;
ARCHITECTURE LogicFunc OF prob2_31 IS
BEGIN
    f1 \le ((x1 \text{ AND } x3) \text{ OR (NOT } x1 \text{ AND NOT } x3)) \text{ OR}
           ((x2 \text{ AND } x4) \text{ OR } (\text{NOT } x2 \text{ AND NOT } x4));
    f2 \le (x1 \text{ AND } x2 \text{ AND NOT } x3 \text{ AND NOT } x4) \text{ OR}
           (NOT x1 AND NOT x2 AND x3 AND x4) OR
           (x1 AND NOT x2 AND NOT x3 AND x4) OR
           (NOT x1 AND x2 AND x3 AND NOT x4);
END LogicFunc;
```

Thank you
Abe Aounallah.

# **Chapter 3**

| 3 1 | ı  | (a) |
|-----|----|-----|
| J., | ٠. | (4) |

| $x_1$ | <b>x</b> <sub>2</sub> | <i>x</i> <sub>3</sub> | 1 | f |
|-------|-----------------------|-----------------------|---|---|
| 0     | 0                     | 0                     |   | 0 |
| 0     | 0                     | 1                     |   | 1 |
| 0     | 1                     | 0                     |   | 1 |
| 0     | 1                     | 1                     |   | 0 |
| 1     | 0                     | 0                     | ŀ | 1 |
| 1     | 0                     | 1                     |   | 0 |
| 1     | 1                     | 0                     |   | 0 |
| 1     | 1                     | 1                     |   | 1 |

(b) #transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates  
=  $3 \times 2 + 4 \times 8 + 1 \times 10 = 48$ 

3.2. (a) In problem 3.1 the canonical SOP for f is

$$f = \overline{x}_1 \overline{x}_2 x_3 + \overline{x}_1 x_2 \overline{x}_3 + x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 x_3$$

This expression is equivalent to f in Figure P3.2, as derived below.



(b) Assuming the multiplexers are implemented using transmission gates

#transistors = NOT\_gates 
$$\times$$
 2 + MUXes  $\times$  6  
=  $1 \times 2 + 3 \times 6 = 20$ 

3.3. (a) A SOP expression for f in Figure P3.3 is:

$$f = (x_1 \oplus x_2) \oplus x_3 = (x_1 \oplus x_2) \overline{x}_3 + \overline{(x_1 \oplus x_2)} x_3 = x_1 \overline{x}_2 \overline{x}_3 + \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 \overline{x}_2 x_3 + x_1 x_2 x_3$$

which is equivalent to the expression derived in problem 3.2.

(b) Assuming the XOR gates are implemented as shown in Figure 3.61b

#transistors = 
$$XOR_{-gates} \times 8$$
  
=  $2 \times 8 = 16$ 

3.4. Using the circuit



The number of transistors needed is 16.

3.5. Using the circuit



The number of transistors needed is 20.

3.6. (a)

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 1 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 1 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1     | 1     | 0 |

#### (b) The canonical SOP expression is

$$f = \overline{x}_1 \overline{x}_2 \overline{x}_3 + \overline{x}_1 \overline{x}_2 x_3 + \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3$$

The number of transistors required using only AND, OR, and NOT gates is

#transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates  $\times$  12 =  $3 \times 2 + 5 \times 8 + 1 \times 12 = 58$ 

| 7 |   | 7 |   | (n  | ١ |
|---|---|---|---|-----|---|
| J | • | , | ٠ | (a) | , |

| $x_1$ | <i>x</i> <sub>2</sub> | <i>x</i> <sub>3</sub> | <i>x</i> <sub>4</sub> | f   | x <sub>i</sub> | <i>x</i> <sub>2</sub> | <i>x</i> <sub>3</sub> | <i>x</i> <sub>4</sub> | f |
|-------|-----------------------|-----------------------|-----------------------|-----|----------------|-----------------------|-----------------------|-----------------------|---|
| 0     | 0                     | 0                     | 0                     | 1   | 1              | 0                     | 0                     | 0                     | 1 |
| 0     | 0                     | 0                     | 1                     | 0   | 1              | 0                     | 0                     | 1                     | 0 |
| 0     | 0                     | 1                     | 0                     | 0   | 1              | 0                     | 1                     | 0                     | 0 |
| 0     | 0                     | 1                     | 1                     | 0   | 1              | 0                     | 1                     | 1                     | 0 |
| 0     | 1                     | 0                     | 0                     | 1   | 1              | 1                     | 0                     | 0                     | 0 |
| 0     | 1                     | 0                     | 1                     | 0   | 1              | 1                     | 0                     | 1                     | 0 |
| 0     | 1                     | 1                     | 0                     | 0   | 1              | 1                     | 1                     | 0                     | 0 |
| 0     | 1                     | 1                     | 1                     | l 0 | 1              | 1                     | 1                     | 1                     | 0 |

$$f = \overline{x}_1 \overline{x}_2 \overline{x}_3 \overline{x}_4 + \overline{x}_1 x_2 \overline{x}_3 \overline{x}_4 + x_1 \overline{x}_2 \overline{x}_3 \overline{x}_4$$
$$= \overline{x}_1 \overline{x}_3 \overline{x}_4 + \overline{x}_2 \overline{x}_3 \overline{x}_4$$

The number of transistors required using only AND, OR, and NOT gates is

#transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates  $\times$  4 =  $4 \times 2 + 2 \times 8 + 1 \times 4 = 28$ 

3.8.



3.9.



## 3.10. Minimum SOP expression for f is

$$f = \overline{x}_2 \overline{x}_3 + \overline{x}_1 \overline{x}_3 + \overline{x}_2 \overline{x}_4 + \overline{x}_1 \overline{x}_4$$
$$= (\overline{x}_1 + \overline{x}_2)(\overline{x}_3 + \overline{x}_4)$$

which leads to the circuit



## 3.11. Minimum SOP expression for f is

$$f = \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

which leads to the circuit



3.12.





3.14. (a) Since  $V_{DS} \ge V_{GS} - V_T$  the NMOS transistor is operating in the saturation region:

$$I_D = \frac{1}{2} k'_n \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $10 \frac{\mu A}{V^2} \times 5 \times (5 V - 1 V)^2 = 800 \mu A$ 

(b) In this case  $V_{DS} < V_{GS} - V_{T}$ , thus the NMOS transistor is operating in the triode region:

$$I_D = k'_n \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$
$$= 20 \frac{\mu A}{V^2} \times 5 \times \left[ (5 V - 1 V) \times 0.2 V - \frac{1}{2} \times (0.2 V)^2 \right] = 78 \mu A$$

3.15. (a) Since  $V_{DS} \leq V_{GS} - V_T$  the PMOS transistor is operating in the saturation region:

$$I_D = \frac{1}{2} k_p' \frac{W}{L} (V_{GS} - V_T)^2$$
$$= 5 \frac{\mu A}{V^2} \times 5 \times (-5 V + 1 V)^2 = 400 \mu A$$

(b) In this case  $V_{DS} > V_{GS} - V_T$ , thus the PMOS transistor is operating in the triode region:

$$I_D = k_p' \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

$$= 10 \frac{\mu A}{V^2} \times 5 \times \left[ (-5 V + 1 V) \times (-0.2) V - \frac{1}{2} \times (-0.2 V)^2 \right] = 39 \mu A$$

3.16.

$$R_{DS} = 1/\left[k'_n \frac{W}{L}(V_{GS} - V_T)\right]$$
  
=  $1/\left[0.020 \frac{\text{mA}}{\text{V}^2} \times 10 \times (5 \text{ V} - 1 \text{ V})\right] = 1.25 \text{ k}\Omega$ 

3.17.

$$R_{DS} = 1/\left[k'_n \frac{W}{L}(V_{GS} - V_T)\right]$$
  
=  $1/\left[0.040 \frac{\text{mA}}{\text{V}^2} \times 10 \times (3.3 \text{ V} - 0.66 \text{ V})\right] = 947 \Omega$ 

3.18. Since  $V_{DS} < (V_{GS} - V_T)$ , the PMOS transistor is operating in the saturation region:

$$I_{SD} = \frac{1}{2} k_p' \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $50 \frac{\mu A}{V^2} \times (-5 V + 1 V)^2 = 800 \mu A$ 

Hence the value of  $R_{DS}$  is

$$R_{DS} = V_{DS}/I_{DS}$$
$$= 4.8 \text{ V}/800 \,\mu\text{A} = 6 \text{ k}\Omega$$

3.19. Since  $V_{DS} < (V_{GS} - V_T)$ , the PMOS transistor is operating in the saturation region:

$$I_{SD} = \frac{1}{2}k_p'\frac{W}{L}(V_{GS} - V_T)^2$$
  
=  $80\frac{\mu A}{V^2} \times (-3.3 \text{ V} + 0.66 \text{ V})^2 = 558 \mu A$ 

Hence the value of  $R_{DS}$  is

$$R_{DS} = V_{DS}/I_{DS}$$
  
= 3.2 V/558  $\mu$ A = 5.7 k $\Omega$ 

3.20. The low output voltage of the pseudo-NMOS inverter can be obtained by setting  $V_x = V_{DD}$  and evaluating the voltage  $V_f$ . First we assume that the NMOS transistor is operating in the triode region while the PMOS is operating in the saturation region. For simplicity we will assume that the magnitude of the threshold voltages for both the NMOS and PMOS transistors are equal, so that

$$V_T = V_{TN} = -V_{TP}$$

The current flowing through the PMOS transistor is

$$I_D = \frac{1}{2} k_p' \frac{W_p}{L_p} (-V_{DD} - V_{TP})^2$$

$$= \frac{1}{2} k_p (-V_{DD} - V_{TP})^2$$

$$= \frac{1}{2} k_p (V_{DD} - V_{T})^2$$

Similarly, the current going through the NMOS transistor is

$$I_D = k'_n \frac{W_n}{L_n} \left[ (V_x - V_{TN})V_f - \frac{1}{2}V_f^2 \right]$$

$$= k_n \left[ (V_x - V_{TN})V_f - \frac{1}{2}V_f^2 \right]$$

$$= k_n \left[ (V_{DD} - V_T)V_f - \frac{1}{2}V_f^2 \right]$$

Since there is only one path for current to flow, we can equate the currents flowing through the NMOS and PMOS transistors and solve for the voltage  $V_f$ .

$$k_p(V_{DD} - V_T)^2 = 2k_n \left[ (V_{DD} - V_T)V_f - \frac{1}{2}V_f^2 \right]$$
$$k_p(V_{DD} - V_T)^2 - 2k_n(V_{DD} - V_T)V_f + k_nV_f^2 = 0$$

This quadratic equation can be solved using the standard formula, with the parameters

$$a = k_n, b = -2k_n(V_{DD} - V_T), c = k_p(V_{DD} - V_T)^2$$

which gives

$$V_{f} = \frac{-b}{2a} \pm \sqrt{\frac{b^{2}}{4a^{2}} - \frac{c}{a}}$$

$$= (V_{DD} - V_{T}) \pm \sqrt{(V_{DD} - V_{T})^{2} - \frac{k_{p}}{k_{n}}(V_{DD} - V_{T})^{2}}$$

$$= (V_{DD} - V_{T}) \left[ 1 \pm \sqrt{1 - \frac{k_{p}}{k_{n}}} \right]$$

Only one of these two solutions is valid, because we started with the assumption that the NMOS transistor is in the triode region while the PMOS is in the saturation region. Thus

$$V_f = (V_{DD} - V_T) \left[ 1 - \sqrt{1 - \frac{k_p}{k_n}} \right]$$

3.21. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
$$= 12 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 192 \mu A$$

**(b)** 

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 4 \times (5 \text{ V} - 1 \text{ V})\right] = 1.04 \text{ k}\Omega$ 

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
  
 $k_n = k_n' \frac{W_n}{L_n} = 240 \frac{\mu A}{V^2}$ 

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{24}{240}} \right]$$
  
= 0.21 V

$$P_D = I_{stat}V_{DD}$$
  
= 192 \(\mu A \times 5 \text{ V} = 960 \(\mu W \times 1 \text{ m}W\)

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.21 \text{ V})/0.192 \text{ mA} = 24.9 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{V^2} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$ 

The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k'_{n} \frac{W_{n}}{L_{n}} V_{DD}}$$

$$= \frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^{2}} \times 4 \times 5 \text{ V}} = 0.1 \text{ ns}$$

3.22. (a)

$$I_{stat} = \frac{1}{2} k_p' \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
$$= 48 \frac{\mu A}{V^2} \times 1 \times (5 \text{ V} - 1 \text{ V})^2 = 768 \mu A$$

(b)

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n}(V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 4 \times (5 \text{ V} - 1 \text{ V})\right] = 1.04 \text{ k}\Omega$ 

$$k_p = k'_p \frac{W_p}{L_p} = 96 \frac{\mu A}{V^2} k_n = k'_n \frac{W_n}{L_n} = 240 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{96}{240}} \right]$$
  
= 0.90 V

$$P_D = I_{stat}V_{DD}$$
  
= 768 \(\mu A \times 5 \text{ V} = 3840 \(\mu W \times 3.8 \text{m}W\)

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.90 \text{ V})/0.768 \text{ mA} = 5.34 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p^{\prime} \frac{W_p}{L_p} V_{DD}}$$
$$= \frac{1.7 \times 70 \text{ fF}}{96 \frac{\mu A}{V^2} \times 1 \times 5 \text{ V}} = 0.25 \text{ ns}$$

The high-to-low propagation delay is

$$t_{pHL} = \frac{1.7C}{k'_n \frac{W_n}{L_n} V_{DD}}$$
$$= \frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^2} \times 4 \times 5 \text{ V}} = 0.1 \text{ ns}$$

3.23. (a)

$$I_{stat} = \frac{1}{2} k_p' \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
  
=  $12 \frac{\mu A}{V^2} \times 1 \times (5 \text{ V} - 1 \text{ V})^2 = 192 \mu A$ 

(b) The two NMOS transistors in series can be considered equivalent to a single transistor with twice the length. Thus

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 2 \times (5 \text{ V} - 1 \text{ V})\right] = 2.08 \text{ k}\Omega$ 

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
$$k_n = k_n' \frac{W_n}{L_n} = 120 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1.\text{V}) \left[ 1 - \sqrt{1 - \frac{24}{120}} \right]$$
  
= 0.42 V

$$P_D = I_{stat}V_{DD}$$
  
= 192 \(\mu A \times 5 \text{ V} = 960 \(\mu W \times 1mW\)

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.42 \text{ V})/0.192 \text{ mA} = 23.9 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{V^2} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$ 

The high-to-low propagation delay is

$$t_{PHL} = \frac{1.7C}{k'_{n} \frac{W_{n}}{L_{n}} V_{DD}}$$
$$= \frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^{2}} \times 2 \times 5 \text{ V}} = 0.2 \text{ ns}$$

3.24. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
$$= 12 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 192 \mu A$$

(b) The two NMOS transistors in parallel can be considered equivalent to a single transistor with twice the width. Thus

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 8 \times (5 \text{ V} - 1 \text{ V})\right] = 520 \Omega$ 

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
$$k_n = k_n' \frac{W_n}{L_n} = 480 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{24}{480}} \right]$$
  
= 0.10 V

$$P_D = I_{stat}V_{DD}$$
  
= 192 \(\mu \text{A} \times 5 \text{ V} = 960 \(\mu \text{W} \times 1 \text{m} W

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.10 \text{ V})/0.192 \text{ mA} = 25.5 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{PLH} = \frac{1.7C}{k_p' \frac{W_P}{L_p} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{V^2} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$ 

The high-to-low propagation delay is

$$t_{PHL} = \frac{1.7C}{k'_n \frac{W_n}{L_n} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^2} \times 8 \times 5 \text{ V}} = 0.05 \text{ ns}$ 

3.25. (a)

$$NM_H = V_{OH} - V_{IH} = 0.5 \text{ V}$$
  
 $NM_L = V_{IL} - V_{OL} = 0.7 \text{ V}$ 

**(b)** 

$$V_{OL} = 8 \times 0.1 \text{ V} = 0.8 \text{ V}$$
  
 $NM_L = 1 \text{ V} - 0.8 \text{ V} = 0.2 \text{ V}$ 

- 3.26. Under steady-state conditions, for an n-input CMOS NAND gate the voltage levels  $V_{OL}$  and  $V_{OH}$  are 0 V and  $V_{DD}$ , respectively. No current flows in a CMOS gate in the steady-state. Thus there can be no voltage drop across any of the transistors.
- 3.27. (a)

$$P_{NOT-gate} = fCV^2$$
  
= 75 MHz × 150 fF × (5 V)<sup>2</sup> = 281  $\mu$ W

(b) 
$$P_{total} = 0.2 \times 250,000 \times 281 \,\mu\text{W} = 14 \,\text{W}$$

$$P_{NOT\_gate} = fCV^2$$
  
= 125 MHz × 120 fF × (3.3 V)<sup>2</sup> = 163  $\mu$ W

$$P_{total} = 0.2 \times 250,000 \times 163 \,\mu\text{W} = 8.2 \,\text{W}$$

3.29. (a) The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k_n' \frac{W_n}{L_n} V_{DD}} = \frac{1.7 \times 150 \text{ fF}}{20 \frac{\mu \text{A}}{V^2} \times 10 \times 5 \text{ V}} = 0.255 \text{ ns}$$

(b) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_{p}^{\prime} \frac{W_{L}}{L_{n}} V_{DD}} = \frac{1.7 \times 150 \text{ fF}}{8 \frac{\mu A}{V^{2}} \times 10 \times 5 \text{ V}} = 0.638 \text{ ns}$$

(c) For equivalent high-to-low and low-to-high delays

$$\begin{array}{rcl} t_{pHL} & = & t_{pLH} \\ \frac{1.7C}{k'_{n}\frac{W_{n}}{L_{n}}V_{D}D} & = & \frac{1.7C}{k'_{p}\frac{W_{p}}{L_{p}}V_{D}D} \\ & & & \\ \frac{W_{p}}{L_{p}} & = & \frac{k'_{p}}{L_{n}} \\ & = & \frac{12.5 \, \mu \text{m}}{0.5 \, \mu \text{m}} \end{array}$$

3.30. (a) The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k_n' \frac{W_n}{L_n} V_{DD}} = \frac{1.7 \times 150 \text{ fF}}{40 \frac{\mu A}{V^2} \times 10 \times 3.3 \text{ V}} = 0.193 \text{ ns}$$

(b) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}} = \frac{1.7 \times 150 \, \text{fF}}{16 \, \frac{\mu \text{A}}{\text{V}^2} \times 10 \times 3.3 \, \text{V}} = 0.483 \, \text{ns}$$

(c) For equivalent high-to-low and low-to-high delays

$$\frac{t_{p_{HL}}}{\frac{1.7C}{k'_{n}\frac{W_{n}}{L_{n}}V_{D}D}} = \frac{t_{p_{LH}}}{\frac{1.7C}{k'_{p}\frac{W_{p}}{L_{p}}V_{D}D}}$$

$$\frac{W_{p}}{L_{p}} = \frac{\frac{k'_{n}}{k'_{p}}W_{n}}{L_{n}}$$

$$= \frac{8.75 \,\mu\text{m}}{0.35 \,\mu\text{m}}$$

- 3.31. The two PMOS transistors in a CMOS NAND gate are connected in parallel. The worst case current to drive the output high happens when only one of these transistors is turned "ON". Thus each transistor has to have the same dimensions as the PMOS transistor in the inverter, namely  $\frac{W_p}{L_n} = 4$ .
  - The two NMOS transistors are connected in series. If each one had the ratio  $\frac{W_n}{L_n}$ , then the two transistors could be thought of as one equivalent transistor with a  $\frac{W_n}{2L_n}$  ratio. Thus each NMOS transistor must have twice the width of that in the inverter, namely  $\frac{W_n}{L_n} = 4$ .
- 3.32. The two NMOS transistors in a CMOS NOR gate are connected in parallel. The worst case current to drive the output low happens when only one of these transistors is turned "ON". Thus each transistor has to have the same dimensions as the NMOS transistor in the inverter, namely  $\frac{W_n}{L_n} = 2$ .
  - The two PMOS transistors are connected in series. If each of these transistors had the ratio  $\frac{W_p}{L_p}$ , then the two transistors could be thought of as one transistor with a  $\frac{W_p}{2L_p}$  ratio. Thus each PMOS transistor must be made twice as wide as that in the inverter, namely  $\frac{W_n}{L_n} = 8$ .
- 3.33. The worst case path in the PMOS network contains two transistors in series. Thus each PMOS transistor must be twice as wide the transistors in the inverter. The worst case path in the NMOS network also contains two transistors in series. Similarly, each NMOS transistor must be twice as wide as those in the inverter.
- 3.34. The worst case PMOS path contains three transistors in series so each transistor must be three times as wide as the PMOS transistors in the inverter. The worst case NMOS path contains two transistors in series. Thus the NMOS transistors must be two times as wide.
- 3.35. (a) The current flowing through the inverter is equal to the current flowing through the PMOS transistor. We shall assume that the PMOS transistor is operating in the saturation region.

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{GS} - V_{Tp})^2$$
$$= 120 \frac{\mu A}{V^2} \times ((3.5 V - 5 V) + 1 V)^2 = 30 \mu A$$

(b) The current flowing through the NMOS transistor is equal to the static current  $I_{stat}$ . Assume that the NMOS transistor is operating in the triode region.

$$I_{stat} = k'_n \frac{W_n}{L_n} \left[ (V_{GS} - V_{Tn}) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

$$30 \, \mu A = 240 \, \frac{\mu A}{V^2} \times \left[ 2.5 \, V \times V_f - \frac{1}{2} V_f^2 \right]$$

$$1 = 20 V_f - 4 V_f^2$$

Solving this quadratic equation yields  $V_f = 0.05 \,\mathrm{V}$ . Note that the output voltage  $V_f$  satisfies the assumption that the PMOS transistor is operating in the saturation region while the NMOS transistor is operating in the triode region. (c) The static power dissipated in the inverter is

$$P_S = I_{stat}V_{DD} = 30 \,\mu\text{A} \times 5 \,\text{V} = 150 \,\mu\text{W}$$

(d) The static power dissipated by 250,000 inverters.

$$250,000 \times P_A = 37.5 \,\mathrm{W}$$



3 37.





3.39.



3.40.







$$f_{2} = m_{1}$$

$$f_{2} = m_{2}$$

$$f_{2} = m_{4}$$

$$f_{2} = m_{7}$$

$$f_{2} = m_{1} + m_{2}$$

$$f_{2} = m_{1} + m_{4}$$

$$f_{2} = m_{1} + m_{7}$$

$$f_{2} = m_{2} + m_{4}$$

$$f_{2} = m_{2} + m_{7}$$

$$f_{2} = m_{4} + m_{7}$$

$$f_{2} = m_{1} + m_{2} + m_{4}$$

$$f_{2} = m_{1} + m_{2} + m_{7}$$

$$f_{2} = m_{1} + m_{4} + m_{7}$$

$$f_{2} = m_{1} + m_{4} + m_{7}$$

$$f_{2} = m_{1} + m_{2} + m_{4} + m_{7}$$

$$f_{2} = m_{1} + m_{2} + m_{4} + m_{7}$$

3.43.

$$f_{2} = m_{0}$$

$$f_{2} = m_{3}$$

$$f_{2} = m_{5}$$

$$f_{2} = m_{6}$$

$$f_{2} = m_{0} + m_{3}$$

$$f_{2} = m_{0} + m_{5}$$

$$f_{2} = m_{0} + m_{6}$$

$$f_{2} = m_{3} + m_{4}$$

$$f_{2} = m_{3} + m_{6}$$

$$f_{2} = m_{5} + m_{6}$$

$$f_{2} = m_{0} + m_{3} + m_{5}$$

$$f_{2} = m_{0} + m_{3} + m_{6}$$

$$f_{2} = m_{0} + m_{5} + m_{6}$$

3.44.



### 3.45. The canonical SOP for f is

$$f = \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 \overline{x}_3 + x_1 x_2 x_3$$

This expression can be manipulated into

$$f = \overline{x}_1 x_2 + x_1 \overline{x}_3 + x_1 x_2$$
$$= x_2 + x_1 \overline{x}_3$$

The circuit is



### 3.46. The canonical SOP for f is

$$f = x_1 x_2 x_4 + x_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

This expression can be manipulated into

$$f = x_2 \cdot (x_1 x_4 + x_3 \overline{x}_4) + \overline{x}_2 \cdot (\overline{x}_1 \overline{x}_3)$$

Using functional decomposition we have

$$f = x_2 f_1 + \overline{x}_2 f_2$$

where

$$f_1 = x_1x_4 + x_3\overline{x}_4$$

$$f_2 = \overline{x}_1\overline{x}_3$$

The circuit is



#### 3.47. The canonical SOP for f is

$$f = x_1 x_2 x_4 + x_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

This expression can be manipulated into

$$f = x_2 \cdot (x_1 x_4 + x_3 \overline{x}_4) + \overline{x}_2 \cdot (\overline{x}_1 \overline{x}_3)$$

Using functional decomposition we have

$$f = x_2 f_1 + \overline{x}_2 f_2$$

where

$$f_1 = x_1x_4 + x_3\overline{x}_4$$

$$f_2 = \overline{x}_1\overline{x}_3$$

The function  $f_1$  requires one 2-LUT, while  $f_2$  requires three 2-LUTs. We then need three additional 3-LUTs to realize  $f_1$ , as illustrated in the circuit



3.48.

$$g = \overline{x}_2 x_3$$

$$h = x_1$$

$$j = x_2$$

$$k = x_3$$



**(b)** 



```
3.51.
             LIBRARY ieee;
             USE ieee.std_logic_1164.all;
             ENTITY prob3_51 IS
                 PORT (x1, x2, x3, x4 : IN STD\_LOGIC;
                                      : OUT STD_LOGIC);
             END prob3.51;
             ARCHITECTURE LogicFunc OF prob3_51 IS
             BEGIN
                 f \le (x^2 \text{ AND NOT } x^3 \text{ AND NOT } x^4) \text{ OR}
                      (NOT x1 AND x2 AND x4) OR
                      (NOT x1 AND x2 AND x3) OR (x1 AND x2 AND x3);
             END LogicFunc;
3.52.
             LIBRARY ieee;
             USE ieee.std_logic_1164.all;
             ENTITY prob3_52 IS
                 PORT (x1, x2, x3, x4 : IN STD\_LOGIC;
                                      : OUT STD_LOGIC);
                        f
             END prob3_52;
             ARCHITECTURE LogicFunc OF prob3_52 IS
             BEGIN
                 f \le (x1 \text{ OR } x2 \text{ OR NOT } x4) \text{ AND}
                      (NOT x2 OR x3 OR NOT x4) AND
                      (NOT x1 OR x3 OR NOT x4) AND
                      (NOT x1 OR NOT x3 OR NOT x4);
```

END LogicFunc;

- 3.54. The circuit in Figure P3.10 is a two-input XOR gate. Since NMOS transistors are used only to pass logic 0 and PMOS transistors are used only to pass logic 1, the circuit does nor suffer from any major drawbacks.
- 3.55. The circuit in Figure P3.11 is a two-input XOR gate. This circuit has two drawbacks: when both inputs are 0 the PMOS transistor must drive f to 0, resulting in  $f = V_T$  volts. Also, when  $x_1 = 1$  and  $x_2 = 0$ , the NMOS transistor must drive the output high, resulting in  $f = V_{DD} V_T$ .

Thank you, Abe

Please report any mistake to the instructor.

### Chapter 4

```
4.1. SOP form: f = \overline{x}_1 x_2 + \overline{x}_2 x_3
           POS form: f = (\overline{x}_1 + \overline{x}_2)(x_2 + x_3)
  4.2. SOP form: f = x_1 \overline{x}_2 + x_1 x_3 + \overline{x}_2 x_3
           POS form: f = (x_1 + x_3)(x_1 + \overline{x}_2)(\overline{x}_2 + x_3)
  4.3. SOP form: f = \overline{x}_1 x_2 x_3 \overline{x}_4 + x_1 x_2 \overline{x}_3 x_4 + \overline{x}_2 x_3 x_4
           POS form: f = (\overline{x}_1 + x_4)(x_2 + x_3)(\overline{x}_2 + \overline{x}_3 + \overline{x}_4)(x_2 + x_4)(x_1 + x_3)
  4.4. SOP form: f = \overline{x}_2\overline{x}_3 + \overline{x}_2\overline{x}_4 + x_2x_3x_4
          POS form: f = (\overline{x}_2 + x_3)(x_2 + \overline{x}_3 + \overline{x}_4)(\overline{x}_2 + x_4)
  4.5. SOP form: f = \overline{x}_3 \overline{x}_5 + \overline{x}_3 x_4 + x_2 x_4 \overline{x}_5 + \overline{x}_1 x_3 \overline{x}_4 x_5 + x_1 x_2 \overline{x}_4 x_5
           POS form: f = (\bar{x}_3 + x_4 + x_5)(\bar{x}_3 + \bar{x}_4 + \bar{x}_5)(x_2 + \bar{x}_3 + \bar{x}_4)(x_1 + x_3 + x_4 + \bar{x}_5)(\bar{x}_1 + x_2 + x_4 + \bar{x}_5)
  4.6. SOP form: f = \overline{x}_2x_3 + \overline{x}_1x_5 + \overline{x}_1x_3 + \overline{x}_3\overline{x}_4 + \overline{x}_2x_5
          POS form: f = (\overline{x}_1 + \overline{x}_2 + \overline{x}_3)(\overline{x}_1 + \overline{x}_2 + \overline{x}_4)(x_3 + \overline{x}_4 + x_5)
  4.7. SOP form: f = x_3 \overline{x_4} \overline{x_5} + \overline{x_3} \overline{x_4} x_5 + x_1 x_4 x_5 + x_1 x_2 x_4 + x_3 x_4 x_5 + \overline{x_2} x_3 x_4 + x_2 \overline{x_3} x_4 \overline{x_5}
          POS form: f = (x_3 + x_4 + x_5)(\overline{x}_3 + x_4 + \overline{x}_5)(x_1 + \overline{x}_2 + \overline{x}_3 + \overline{x}_4 + x_5)
 4.8. f = \sum m(0,7)

f = \sum m(1,6)

f = \sum m(2,5)

f = \sum m(0,1,6)

f = \sum m(0,2,5)
  4.9. \ f = x_1 x_2 x_3 + x_1 x_2 x_4 + x_1 x_3 x_4 + x_2 x_3 x_4
4.10. SOP form: f = x_1x_2\overline{x}_3 + x_1\overline{x}_2x_4 + x_1x_3\overline{x}_4 + \overline{x}_1x_2x_3 + \overline{x}_1x_3x_4 + x_2\overline{x}_3x_4
          POS form: f = (x_1 + x_2 + x_3)(x_1 + x_2 + x_4)(x_1 + x_3 + x_4)(x_2 + x_3 + x_4)(\overline{x}_1 + \overline{x}_2 + \overline{x}_3 + \overline{x}_4)
          The POS form has lower cost.
4.11. The statement is false. As a counter example consider f(x_1, x_2, x_3) = \sum m(0, 5, 7).
          Then, the minimum-cost SOP form f = x_1x_3 + \overline{x}_1\overline{x}_2\overline{x}_3 is unique.
          But, there are two minimum-cost POS forms:
          f = (x_1 + \overline{x}_3)(\overline{x}_1 + x_3)(x_1 + \overline{x}_2) and
          f=(x_1+\overline{x}_3)(\overline{x}_1+x_3)(\overline{x}_2+x_3)
```

4.12. If each circuit is implemented separately:

$$f = \overline{x}_1 \overline{x}_4 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 x_4 \quad \text{Cost} = 15$$

$$g = \overline{x}_1 \overline{x}_3 \overline{x}_4 + \overline{x}_2 x_3 \overline{x}_4 + x_1 \overline{x}_3 x_4 + x_1 x_2 x_4 \quad \text{Cost} = 21$$

In a combined circuit:

$$f = \overline{x}_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_3 \overline{x}_4 + x_1 \overline{x}_2 \overline{x}_3 x_4 + \overline{x}_1 x_2 x_3$$

$$g = \overline{x}_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_3 \overline{x}_4 + x_1 \overline{x}_2 \overline{x}_3 x_4 + x_1 x_2 x_4$$

The first 3 product terms are shared, hence the total cost is 31.

4.13. If each circuit is implemented separately:

$$f = \overline{x}_1 x_2 x_4 + x_2 x_4 x_5 + x_3 \overline{x}_4 \overline{x}_5 + \overline{x}_1 \overline{x}_2 \overline{x}_4 x_5 \qquad \text{Cost} = 22$$

$$g = \overline{x}_3 \overline{x}_5 + \overline{x}_4 \overline{x}_5 + \overline{x}_1 \overline{x}_2 \overline{x}_4 + \overline{x}_1 x_2 x_4 + x_2 x_4 x_5 \qquad \text{Cost} = 24$$

In a combined circuit:

$$f = \overline{x}_1 x_2 x_4 + x_2 x_4 x_5 + x_3 \overline{x}_4 \overline{x}_5 + \overline{x}_1 \overline{x}_2 \overline{x}_4 x_5$$

$$g = \overline{x}_1 x_2 x_4 + x_2 x_4 x_5 + x_3 \overline{x}_4 \overline{x}_5 + \overline{x}_1 \overline{x}_2 \overline{x}_4 x_5 + \overline{x}_3 \overline{x}_5$$

The first 4 product terms are shared, hence the total cost is 31. Note that in this implementation  $f \subseteq g$ , thus g can be realized as  $g = f + \overline{x}_3 \overline{x}_5$ , in which case the total cost is lowered to 28.

4.14. 
$$f = (x_3 \uparrow g) \uparrow ((g \uparrow g) \uparrow x_4)$$
 where  $g = (x_1 \uparrow (x_2 \uparrow x_2)) \uparrow ((x_1 \uparrow x_1) \uparrow x_2)$ 

4.15. 
$$\overline{f} = (((x_3 \downarrow x_3) \downarrow g) \downarrow ((g \downarrow g) \downarrow (x_4 \downarrow x_4)), \text{ where } g = ((x_1 \downarrow x_1) \downarrow x_2) \downarrow (x_1 \downarrow (x_2 \downarrow x_2)). \text{ Then, } f = \overline{f} \downarrow \overline{f}.$$

4.16. 
$$f = (g \uparrow k) \uparrow ((g \uparrow g) \uparrow (k \uparrow k))$$
, where  $g = (x_1 \uparrow x_1) \uparrow (x_2 \uparrow x_2) \uparrow (x_5 \uparrow x_5)$  and  $k = (x_3 \uparrow (x_4 \uparrow x_4)) \uparrow ((x_3 \uparrow x_3) \uparrow x_4)$ 

4.17. 
$$\overline{f} = (g \downarrow k) \downarrow ((g \downarrow g) \downarrow (k \downarrow k))$$
, where  $g = x_1 \downarrow x_2 \downarrow x_5$  and  $k = ((x_3 \downarrow x_6) \downarrow x_4) \downarrow (x_3 \downarrow (x_4 \downarrow x_4))$ . Then,  $f = \overline{f} \downarrow \overline{f}$ .

4.18. 
$$f = \overline{x}_1(x_2 + x_3)(x_4 + x_5) + x_1(\overline{x}_2 + x_3)(\overline{x}_4 + x_5)$$

4.19. 
$$f = x_1 \overline{x_3} \overline{x_4} + x_2 \overline{x_3} \overline{x_4} + x_1 x_3 x_4 + x_2 x_3 x_4 = (x_1 + x_2) \overline{x_3} \overline{x_4} + (x_1 + x_2) x_3 x_4$$
  
This requires 2 OR and 2 AND gates.

4.20. 
$$f = x_1 \cdot g + \overline{x}_1 \cdot \overline{g}$$
, where  $g = \overline{x}_3 x_4 + x_3 \overline{x}_4$ 

4.21 
$$f = g \cdot h + \overline{g} \cdot \overline{h}$$
, where  $g = x_1x_2$  and  $h = x_3 + x_4$ 

4.22. Let D(0, 20) be 0 and D(15, 26) be 1. Then decomposition yields:

$$g=x_5(\overline{x}_1+x_2)$$

$$f = (\overline{x}_3\overline{x}_4 + x_3x_4)g + \overline{x}_3x_4\overline{g} = x_3x_4g + \overline{x}_3\overline{x}_4g + \overline{x}_3x_4\overline{g}$$

$$Cost = 9 + 18 = 27$$

```
The optimal SOP form is: f = \overline{x}_3 x_4 \overline{x}_5 + \overline{x}_1 x_3 x_4 x_5 + x_1 \overline{x}_2 \overline{x}_3 x_4 + \overline{x}_1 \overline{x}_3 \overline{x}_4 x_5 + x_2 \overline{x}_3 \overline{x}_4 x_5 + x_2 x_3 x_4 x_5 Cost = 7 + 29 = 36
```

4.23. Note that  $X \# Y = X \cdot \overline{Y}$ . Therefore,

$$(A \cdot B) \# C = A \cdot B \cdot \overline{c}$$

$$(A \# C) \cdot (B \# C) = A \cdot \overline{C} \cdot B \cdot \overline{C}$$

$$= A \cdot B \cdot \overline{C}$$

Similarly,

$$(A+B)\#C = (A+B)\cdot \overline{C}$$
  
=  $A\cdot \overline{C} + B\cdot \overline{C}$   
 $(A\#C) + (B\#C) = A\cdot \overline{C} + B\cdot \overline{C}$ 

4.24. The initial cover is  $C^0 = \{0000, 0011, 0100, 0101, 0111, 1000, 1001, 1111\}.$ 

Using the \*-product get the prime implicants

 $P = \{00x0, 0x00, x000, 010x, 01x1, 100x, x111\}.$ 

The minimum cover is  $C_{minimum} = \{00x0, 010x, 100x, x111\}$ , which corresponds to  $f = \overline{x}_1 \overline{x}_2 \overline{x}_4 + \overline{x}_1 x_2 \overline{x}_3 + x_1 \overline{x}_2 \overline{x}_3 + x_2 x_3 x_4$ .

4.25. The initial cover is  $C^0 = \{0x0x0, 110xx, x1101, 1001x, 11110, 01x10, 0x011\}$ .

Using the \*-product get the prime implicants

 $P = \{0x0x0, xx01x, x1x10, 110xx, x10x0, 11x01, x1101\}.$ 

The minimum cover is  $C_{minimum} = \{0x0x0, xx01x, x1x10, 110xx, x1101\}$ , which corresponds to  $f = \overline{x}_1\overline{x}_3\overline{x}_5 + \overline{x}_3x_4 + x_2x_4\overline{x}_5 + x_1x_2\overline{x}_3 + x_2x_3\overline{x}_4x_5$ .

4.26. The initial cover is  $C^0 = \{00x0, 100x, x010, 1111, 00x1, 011x\}$ .

Using the \*-product get the prime implicants  $P = \{00xx, 0x1x, x00x, x0x0, x111\}$ .

The minimum-cost cover is  $C_{minimum} = \{x00x, x0x0, x111\}$ , which corresponds to  $f = \overline{x}_2\overline{x}_3 + \overline{x}_2\overline{x}_4 + x_2x_3x_4$ .

4.27. Expansion of  $\overline{x}_1 \overline{x}_2 \overline{x}_3$  gives  $\overline{x}_1$ .

Expansion of  $\overline{x}_1 \overline{x}_2 x_3$  gives  $\overline{x}_1$ .

Expansion of  $\overline{x}_1 x_2 \overline{x}_3$  gives  $\overline{x}_1$ .

Expansion of  $x_1x_2x_3$  gives  $x_2x_3$ .

The set of prime implicants comprises  $x_1$  and  $x_2x_3$ .

4.28. Expansion of  $\overline{x}_1x_2\overline{x}_3x_4$  gives  $x_2\overline{x}_3x_4$  and  $\overline{x}_1x_2x_4$ .

Expansion of  $x_1x_2\overline{x}_3x_4$  gives  $x_2\overline{x}_3x_4$ .

Expansion of  $x_1x_2x_3\overline{x}_4$  gives  $x_3\overline{x}_4$ .

Expansion of  $\overline{x}_1 x_2 x_3$  gives  $\overline{x}_1 x_3$ .

Expansion of  $\overline{x}_2x_3$  gives  $\overline{x}_2x_3$ .

The set of prime implicants comprises  $x_2\overline{x}_3x_4$ ,  $\overline{x}_1x_2x_4$ ,  $x_3\overline{x}_4$ ,  $\overline{x}_1x_3$ , and  $\overline{x}_2x_3$ .

4.29. Representing both functions in the form of Karnaugh map, it is easy to show that f = g. The minimum cost SOP expression is

$$f=g=\overline{x}_2\overline{x}_3\overline{x}_5+\overline{x}_2x_3\overline{x}_4+x_1x_3x_4+x_1x_2x_4x_5.$$

4.30. The cost of the circuit in Figure P4.2 is 11 gates and 30 inputs, for a total of 41. The functions implemented by the circuit can also be realized as

$$f = \overline{x}_{1}\overline{x}_{2}\overline{x}_{4} + x_{2}\overline{x}_{3}\overline{x}_{4} + \overline{x}_{1}x_{3}x_{4} + x_{1}x_{4}$$

$$g = \overline{x}_{1}\overline{x}_{2}\overline{x}_{4} + x_{2}\overline{x}_{3}\overline{x}_{4} + \overline{x}_{1}x_{3}x_{4} + \overline{x}_{2}x_{4} + x_{3}\overline{x}_{4}$$

The first three product terms in f and g are the same; therefore, they can be shared. Then, the cost of implementing f and g is 8 gates and 24 inputs, for a total of 32.

4.31. The cost of the circuit in Figure P4.3 is 11 gates and 26 inputs, for a total of 37. The functions implemented by the circuit can also be realized as

$$f = (\overline{x}_2 \uparrow x_4) \uparrow (\overline{x}_1 \uparrow x_2 \uparrow x_3) \uparrow (x_1 \uparrow \overline{x}_2 \uparrow x_3) \uparrow (\overline{x}_2 \uparrow \overline{x}_3)$$

$$g = (\overline{x}_2 \uparrow x_4) \uparrow (\overline{x}_1 \uparrow x_2 \uparrow x_3) \uparrow (x_1 \uparrow \overline{x}_2 \uparrow x_3) \uparrow (\overline{x}_1 \uparrow \overline{x}_1)$$

The first three NAND terms in f and g are the same; therefore, they can be shared. Then, the cost of implementing f and g is 7 gates and 20 inputs, for a total of 27.

# Chapter 5

- 5.1. (a) 478
  - (b) 743
  - (c) 2025
  - (d) 41567
  - (e) 61680
- 5.2. (a) 478
  - (b) -280
  - (c) -1
- 5.3. (a) 478
  - (b) -281 (c) -2

# 5.4. The numbers are represented as follows:

| 1 | Decimal | Sign and Magnitude | 1's Complement | 2's Complement |
|---|---------|--------------------|----------------|----------------|
|   | 73      | 000001001001       | 000001001001   | 000001001001   |
| ļ | 1906    | 011101110010       | 011101110010   | 011101110010   |
|   | 95      | 100001011111       | 111110100000   | 111110100001   |
|   | -1630   | 111001011110       | 100110100001   | 100110100010   |

## 5.5. The results of the operations are:

Arithmetic overflow occurs in example e; note that the pattern 10011111 represents -97 rather than +159.

5.6. The associativity of the XOR operation can be shown as follows:

$$\begin{array}{rcl} x \oplus (y \oplus z) & = & x \oplus (\overline{y}z + y\overline{z}) \\ & = & \overline{x}(\overline{y}z + y\overline{z}) + x(\overline{y} \cdot \overline{z} + yz) \\ & = & \overline{x} \cdot \overline{y}z + \overline{x}y\overline{z} + x\overline{y} \cdot \overline{z} + xyz \end{array}$$

$$(x \oplus y) \oplus z & = & (\overline{x}y + x\overline{y}) \oplus z \\ & = & (\overline{x} \cdot \overline{y} + xy)z + (\overline{x}y + x\overline{y})\overline{z} \\ & = & \overline{x} \cdot \overline{y}z + xyz + \overline{x}y\overline{z} + x\overline{y} \cdot \overline{z} \end{array}$$

The two SOP expressions are the same.

5.7. In the circuit of Figure 5.5b, we have:

$$s_{i} = (x_{i} \oplus y_{i}) \oplus c_{i}$$

$$= x_{i} \oplus y_{i} \oplus c_{i}$$

$$c_{i+1} = (x_{i} \oplus y_{i})c_{i} + x_{i}y_{i}$$

$$= (\overline{x}_{i}y_{i} + x_{i}\overline{y}_{i})c_{i} + x_{i}y_{i}$$

$$= \overline{x}_{i}y_{i}c_{i} + x_{i}\overline{y}_{i}c_{i} + x_{i}y_{i}$$

$$= y_{i}c_{i} + x_{i}c_{i} + x_{i}y_{i}$$

The expressions for  $s_i$  and  $c_{i+1}$  are the same as those derived in Figure 5.4b.

- 5.8. We will give a descriptive proof for ease of understanding. The 2's complement of a given number can be found by adding 1 to the 1's complement of the number. Suppose that the number has k 0s in the least-significant bit positions,  $b_{k-1} \dots b_0$ , and it has  $b_k = 1$ . When this number is converted to its 1's complement, each of these k bits has the value 1. Adding 1 to this string of 1s produces  $b_k b_{k-1} b_{k-2} \dots b_0 = 100 \dots 0$ . This result is equivalent to copying the k 0s and the first 1 (in bit position  $b_k$ ) encountered when the number is scanned from right to left. Suppose that the most-significant n-k bits,  $b_{n-1}b_{n-2} \dots b_k$ , have some pattern of 0s and 1s, but  $b_k = 1$ . In the 1's complement this pattern will be complemented in each bit position, which will include  $b_k = 0$ . Now, adding 1 to the entire n-bit number will make  $b_k = 1$ , but no further carries will be generated; therefore, the complemented bits in positions  $b_{n-1}b_{n-2} \dots b_{k+1}$  will remain unchanged.
- 5.9. Construct the truth table

| $x_{n-1}$ | <i>y</i> n-1 | Cn-1 | Cn | $s_{n-1}$ (sign bit) | Overflow |
|-----------|--------------|------|----|----------------------|----------|
| 0         | 0            | 0    | 0  | 0                    | 0        |
| 0         | 0            | 1    | 0  | - 1                  | . 1      |
| 0         | 1            | 0    | 0  | 1                    | 0        |
| 0         | 1            | 1    | 1  | 0                    | 0        |
| 1         | 0            | 0    | 0  | 1                    | 0        |
| 1         | 0            | 1    | 1  | 0                    | 0        |
| 1         | 1            | 0    | 1  | 0                    | 1        |
| 1         | 1            | 1    | 1  | 1                    | 0        |

Note that overflow cannot occur when two numbers with opposite signs are added. From the truth table the overflow expression is

$$Overflow = \overline{c}_n c_{n-1} + c_n \overline{c}_{n-1} = c_n \oplus c_{n-1}$$

5.10. Since  $s_k = x_k \oplus y_k \oplus c_k$ , it follows that

$$x_k \oplus y_k \oplus s_k = (x_k \oplus y_k) \oplus (x_k \oplus y_k \oplus c_k)$$

$$= (x_k \oplus y_k) \oplus (x_k \oplus y_k) \oplus c_k$$

$$= 0 \oplus c_k$$

$$= c_k$$

- 5.11. Yes, it works. The NOT gate that produces  $c_i$  is not needed in stages where i > 0. The drawback is "poor" propagation of  $\overline{c}_i = 1$  through the topmost NMOS transistor. The positive aspect is fewer transistors needed to produce  $\overline{c}_{i+1}$ .
- 5.12. From Expression 5.4, each  $c_i$  requires i AND gates and one OR gate. Therefore, to determine all  $c_i$  signals we need  $\sum_{i=1}^{n} (i+1) = (n^2+3n)/2$  gates. In addition to this, we need 3n gates to generate all g, p, and s functions. Therefore, a total of  $(n^2+9n)/2$  gates are needed.
- 5.13. 84 gates.
- 5.14. The circuit for a 4-bit version of the adder based on the hierarchical structure in Figure 5.18 is constructed as follows:



Blocks 0 and 1 have the structure similar to the circuit in Figure 5.16. The overall circuit is given by the expressions

$$p_i = x_i + y_i$$
 $g_i = x_i y_i$ 
 $P_0 = p_1 p_0$ 
 $G_0 = g_1 + p_1 g_0$ 

```
P_1 = p_3p_2
G_1 = g_3 + p_3g_2
c_2 = G_0 + P_0c_0
c_4 = G_1 + P_1G_0 + P_1P_0c_0
```

5.15. The longest path, which causes the critical delay, is from the inputs  $m_0$  and  $m_1$  to the output  $p_7$ , indicated by the dashed path in the following copy of Figure 5.33a:



Propagation through the block A involves one gate delay in the AND gate shown in Figure 5.33b and two gate delays to generate the carry-out in the full-adder. Then, in each of the blocks B, C, D, E, F, G, and H, two more gate delays are needed to generate the carry-out signals in the circuits depicted by Figure 5.33c. Therefore, the total delay along the critical path is 17 gate delays.

```
5.16. (a) LIBRARY ieee;
USE ieee.std_logic_1164.all;

ENTITY row0 IS

PORT (q0, q1, cin, mk, mkp1 : IN STD_LOGIC;
s, cout : OUT STD_LOGIC);

END row0;

ARCHITECTURE LogicFunc OF row0 IS
SIGNAL a0, a1 : STD_LOGIC;
BEGIN
a0 <= q0 AND mkp1;
a1 <= q1 AND mk;
s <= cin XOR a0 XOR a1;
cout <= (cin AND a0) OR (cin AND a1) OR (a0 AND a1);
END LogicFunc;
```

```
(b) LIBRARY ieee:
    USE ieee.std_logic_1164.all;
    ENTITY row1 IS
        PORT (qj, cin, mk, BitPPi : IN STD_LOGIC;
                               : OUT STD_LOGIC);
   END row1;
   ARCHITECTURE LogicFunc OF row1 IS
       SIGNAL a0: STD_LOGIC;
   BEGIN
        a0 \le qi AND mk;
        s <= cin XOR a0 XOR BitPPi :
       cout <= (cin AND a0) OR (cin AND BitPPi) OR (a0 AND BitPPi);
   END LogicFunc:
(c) LIBRARY ieee;
   USE ieee.std_logic_1164.all:
   ENTITY mult4x4 IS
       PORT (cin : IN STD_LOGIC:
              M, Q: IN STD_LOGIC_VECTOR(3 DOWNTO 0);
                    : OUT STD_LOGIC_VECTOR(7 DOWNTO 0) );
   END mult4x4;
   ARCHITECTURE Structure OF mult4x4 IS
       COMPONENT row0
            PORT (q0, q1, cin, mk, mkp1 : IN STD_LOGIC :
                               : OUT STD_LOGIC);
       END COMPONENT:
       COMPONENT row1
            PORT (qj, cin, mk, BitPPi : IN STD_LOGIC;
                  s, cout
                                   : OUT STD_LOGIC);
       END COMPONENT;
       SIGNAL PP1 : STD_LOGIC_VECTOR(5 DOWNTO 2);
       SIGNAL PP2 : STD_LOGIC_VECTOR(6 DOWNTO 3) :
       SIGNAL Crow0, Crow1, Crow2: STD_LOGIC_VECTOR(1 TO 3);
   BEGIN
       P(0) \le Q(0) \text{ AND } M(0);
       row0_1: row0 PORT MAP ( Q(0), Q(1), cin, M(0), M(1), P(1), Crow0(1) );
       row0_2: row0 PORT MAP ( Q(0), Q(1), Crow0(1), M(1), M(2), PP1(2), Crow0(2) );
       row0_3: row0 PORT MAP ( Q(0), Q(1), Crow0(2), M(2), M(3), PP1(3), Crow0(3));
       row0_4: row0 PORT MAP (Q(0), Q(1), Crow0(3), M(3), cin, PP1(4), PP1(5));
       row1_2: row1 PORT MAP (Q(2), cin, M(0), PP1(2), P(2), Crow1(1));
       row1_3: row1 PORT MAP ( Q(2), Crow1(1), M(1), PP1(3), PP2(3), Crow1(2) );
       row1_4: row1 PORT MAP ( Q(2), Crow1(2), M(2), PP1(4), PP2(4), Crow1(3));
       row1_5: row1 PORT MAP ( Q(2), Crow1(3), M(3), PP1(5), PP2(5), PP2(6) );
       row2_3: row1 PORT MAP (Q(3), cin, M(0), PP2(3), P(3), Crow2(1));
       row2_4: row1 PORT MAP (Q(3), Crow2(1), M(1), PP2(4), P(4), Crow2(2));
      row2_5: row1 PORT MAP ( Q(3), Crow2(2), M(2), PP2(5), P(5), Crow2(3) );
       row2_6: row1 PORT MAP ( Q(3), Crow2(3), M(3), PP2(6), P(6), P(7) );
  END Structure;
```

- 5.17. The code in Figure P5.2 represents a multiplier. It multiplies the lower two bits of *Input* by the upper two bits of *Input*, producing the four-bit *Output*. The style of code is poor, because it is not readily apparent what is being described.
- 5.18. Let  $Y = y_3y_2y_1y_0$  be the 9's complement of the BCD digit  $X = x_3x_2x_1x_0$ . Then, Y is defined by the truth table

| X3 | 22 | x <sub>1</sub> | $x_0$ | 3/3 | <b>y</b> 2 | <i>y</i> 1 | <b>y</b> o |
|----|----|----------------|-------|-----|------------|------------|------------|
| 0  | 0  | 0              | 0     | 1   | 0          | 0          | 1          |
| 0  | 0  | 0              | 1     | 1   | 0          | 0          | 0          |
| 0  | 0  | 1              | 0     | 0   | 1          | 1          | 1          |
| 0  | 0  | 1              | 1     | 0   | 1          | 1          | 0          |
| 0  | 1  | 0              | 0     | 0   | 1          | 0          | 1          |
| 0  | 1  | 0              | 1     | 0   | 1          | 0          | 0          |
| 0  | 1  | 1              | 0     | 0   | 0          | 1          | 1          |
| 0  | 1  | 1              | 1     | 0   | 0          | 1          | 0          |
| 1  | 0  | 0              | 0     | 0   | 0          | 0          | 1          |
| 1  | 0  | 0              | 1     | 0   | 0          | 0          | 0          |

This gives

$$y_0 = \bar{x}_0$$
  
 $y_1 = x_1$   
 $y_2 = \bar{x}_2 x_1 + x_2 \bar{x}_1$   
 $y_3 = \bar{x}_3 \bar{x}_2 \bar{x}_1$ 

5.19. BCD subtraction can be performed using 10's complement representation, using an approach that is similar to 2's complement subtraction. Note that 10's and 2's complements are the radix complements in number systems where the radices are 10 and 2, respectively. Let X and Y be BCD numbers given in 10's complement representation, such that the sign (left-most) BCD digit is 0 for positive numbers and 9 for negative numbers. Then, the subtraction operation S = X - Y is performed by finding the 10's complement of Y and adding it to X, ignoring any carry-out from the sign-digit position.

For example, let X=068 and Y=043. Then, the 10's complement of Y is 957, and S'=068+957=1025. Dropping the carry-out of 1 from the sign-digit position gives S=025.

As another example, let X=032 and Y=043. Then, S=032+957=989, which represents  $-11_{10}$ .

The 10's complement of Y can be formed by adding 1 to the 9's complement of Y. Therefore, a circuit that can add and subtract BCD operands can be designed as follows:



For the 9's complementer one can use the circuit designed in problem 5.18. The BCD adder is a circuit based on the approach illustrated in Figure 5.40.

5.21. A full-adder circuit can be used, such that two of the bits of the number are connected as inputs x and y, while the third bit is connected as the carry-in. Then, the carry-out and sum bits will indicate how many input bits are equal to 1.



5.22. Using the approach explained in the solution to problem 5.21, the desired circuit can be built as follows:



5.23. Using the approach explained in the solutions to problems 5.21 and 5.22, the desired circuit can be built as follows:



## 5.24. The graphical representation is



For example, the addition -3 + (+5) = 2 involves starting at 997 (= -3) and going clockwise 5 numbers, which gives the result 002 (= +2). Similarly, the subtraction 4 - (+8) = -4 involves starting at 004 (= +4) and going counterclockwise 8 numbers, which gives the result 996 (= -4).

# 5.25. The ternary half-adder in Figure P5.3 can be defined using binary-encoded signals as follows:

| Α     |       | В                  |                | Carry | Sum |    |
|-------|-------|--------------------|----------------|-------|-----|----|
| $a_1$ | $a_0$ | $\boldsymbol{b_1}$ | b <sub>0</sub> | Cout  | 81  | 80 |
| 0     | 0     | 0                  | 0              | 0     | 0   | 0  |
| 0     | 0     | 0                  | 1              | 0     | 0   | 1  |
| 0     | 0     | 1                  | 0              | 0     | 1   | 0  |
| 0     | 1     | 0                  | 0              | 0     | 0   | 1  |
| 0     | 1     | 0                  | 1              | 0     | 1   | 0  |
| 0     | 1     | 1                  | 0              | 1     | 0   | 0  |
| 1     | 0     | 0                  | 0              | 0     | 1   | 0  |
| 1     | 0     | 0                  | 1              | 1     | 0   | 0  |
| 1     | 0     | 1                  | 0              | 1     | 0   | 1  |

The remaining 7 (out of 16) valuations, where either  $a_1 = a_0 = 1$ , or  $b_1 = b_0 = 1$ , can be treated as don't care conditions. Then, the minimum cost expressions are:

$$\begin{array}{rcl} c_{out} & = & a_0b_1 + a_1b_1 + a_1b_0 \\ s_1 & = & a_0b_0 + \overline{a}_1\overline{a}_0b_1 + a_1\overline{b}_1\overline{b}_0 \\ s_0 & = & a_1b_1 + \overline{a}_1\overline{a}_0b_0 + a_0\overline{b}_1\overline{b}_0 \end{array}$$

# 26. Ternary full-adder is defined by the truth table:

| Cin | Α | В | Cout | Sum    |
|-----|---|---|------|--------|
| 0   | 0 | 0 | 0    | 0      |
| 0   | 0 | 1 | 0    | 1      |
| 0   | 0 | 2 | Ŏ    | 2      |
| 0   | 1 | 0 | 0    | 1      |
| 0   | 1 | 1 | 0    |        |
| 0   | 1 | 2 | 1    | 2<br>0 |
| 0   | 2 | 0 | 0    | 2      |
| 0   | 2 | 1 | 1    | 0      |
| 0   | 2 | 2 | 1    | 1      |
| 1   | 0 | 0 | 0    | 1      |
| 1   | 0 | 1 | 0    | 2      |
| 1   | 0 | 2 | 1 1  | 0      |
| 1   | 1 | 0 | 0    | 2      |
| 1   | 1 | 1 | 1    | 0      |
| 1   | 1 | 2 | 1 1  | 1      |
| 1   | 2 | 0 | 1    | 0      |
| 1   | 2 | 1 | 1    | 1      |
| 1   | 2 | 2 | 1    | 2      |

Using binary-encoded signals for this full-adder gives the following truth table:

|     | -              | <b>A</b> . | ]     | В          |      | Sı | ım         |
|-----|----------------|------------|-------|------------|------|----|------------|
| Cin | a <sub>1</sub> | $a_0$      | $b_1$ | <b>b</b> 0 | Cout | 81 | <b>s</b> 0 |
| 0   | 0              | 0          | 0     | 0          | 0    | 0  | 0          |
| 0   | 0              | 0          | 0     | 1          | 0    | 0  | 1          |
| 0   | 0              | 0          | 1     | 0          | 0    | 1  | 0          |
| 0   | 0              | 1          | 0     | 0          | 0    | 0  | 1          |
| 0   | 0              | 1          | 0     | 1          | 0    | 1  | 0          |
| 0   | 0              | 1          | 1     | 0          | 1    | 0  | 0          |
| 0   | 1              | 0          | 0     | 0          | 0    | 1  | 0          |
| 0   | 1              | 0          | 0     | 1          | 1    | 0  | 0          |
| 0   | 1              | 0          | 1     | 0          | 1    | 0  | 1          |
| 1   | 0              | 0          | 0     | 0          | 0    | 0  | 1          |
| 1   | 0              | 0          | 0     | 1          | 0    | 1  | 0          |
| 1   | 0              | 0          | 1     | 0          | 1    | 0  | 0          |
| 1   | 0              | 1          | 0     | 0          | 0    | 1  | 0          |
| 1   | 0              | 1          | 0     | 1          | 1    | 0  | 0          |
| 1   | 0              | 1          | 1     | 0          | 1    | 0  | 1          |
| 1   | 1              | 0          | 0     | 0          | 1    | 0  | 0          |
| 1   | 1              | 0          | 0     | 1          | 1    | 0  | 1          |
| 1   | 1              | 0          | 1     | 0          | 1    | 1  | 0          |

Treating the 14 (out of 32) valuations where either  $a_1 = a_0 = 1$  or  $b_1 = b_0 = 1$  as don't care conditions, leads to the minimum cost expressions

$$\begin{array}{rcl} c_{out} & = & a_0b_1 + a_1b_0 + a_1b_1 + a_1c_{in} + b_1c_{in} + a_0b_0c_{in} \\ s_1 & = & a_0b_0\bar{c}_{in} + \bar{a}_1\bar{a}_0b_1\bar{c}_{in} + a_1\bar{b}_1\bar{b}_0\bar{c}_{in} + a_1b_1c_{in} + \bar{a}_1\bar{a}_0b_0c_{in} + a_0\bar{b}_1\bar{b}_0c_{in} \\ s_0 & = & a_1b_1\bar{c}_{in} + \bar{a}_1\bar{a}_0b_0\bar{c}_{in} + a_0\bar{b}_1\bar{b}_0\bar{c}_{in} + a_1b_0c_{in} + a_0b_1c_{in} + \bar{a}_1\bar{a}_0\bar{b}_1\bar{b}_0c_{in} \end{array}$$

5.27. The subtractions 26 - 27 = 99 and 18 - 34 = 84 make sense if the two-digit numbers 00 to 99 are interpreted so that the numbers 00 to 49 are positive integers from 0 to +49, while the numbers 50 to 99 are negative integers from -50 to -1. This scheme can be illustrated graphically as follows:



Thanks.

# Chapter 6

6.1.



6.2.



6.3.





6.4.





# 6.5. The function f can be expressed as

$$f = \overline{w}_1 \overline{w}_2 \overline{w}_3 + \overline{w}_1 w_2 \overline{w}_3 + \overline{w}_1 w_2 w_3 + w_1 w_2 \overline{w}_3$$

Expansion in terms of  $w_1$  produces

$$f = \overline{w}_1(w_2 + \overline{w}_3) + w_1(w_2\overline{w}_3)$$

The corresponding circuit is



# 6.6. The function f can be expressed as

$$f = \overline{w}_1 \overline{w}_2 \overline{w}_3 + w_1 \overline{w}_2 \overline{w}_3 + w_1 w_2 \overline{w}_3 + w_1 w_2 w_3$$

Expansion in terms of  $w_2$  produces

$$f=\overline{w}_2(\overline{w}_3)+w_2(w_1)$$

The corresponding circuit is



## 6.7. Expansion in terms of $w_2$ gives

$$f = \overline{w}_2(1 + \overline{w}_1\overline{w}_3 + w_1w_3) + w_2(\overline{w}_1\overline{w}_3 + w_1w_3)$$
  
=  $\overline{w}_1\overline{w}_2\overline{w}_3 + w_1\overline{w}_2w_3 + \overline{w}_2 + \overline{w}_1w_2\overline{w}_3 + w_1w_2w_3$ 

Further expansion in terms of  $w_1$  gives

$$f = \overline{w}_1(w_2\overline{w}_3 + \overline{w}_2\overline{w}_3 + \overline{w}_2) + w_1(w_2w_3 + \overline{w}_2w_3 + \overline{w}_2)$$
  
$$= \overline{w}_1w_2\overline{w}_3 + \overline{w}_1\overline{w}_2\overline{w}_3 + \overline{w}_1\overline{w}_2 + w_1w_2w_3 + w_1\overline{w}_2w_3 + w_1\overline{w}_2$$

Further expansion in terms of w3 gives

$$f = \overline{w}_3(\overline{w}_1w_2 + \overline{w}_1\overline{w}_2 + \overline{w}_1\overline{w}_2 + w_1\overline{w}_2) + w_3(w_1w_2 + w_1\overline{w}_2 + w_1\overline{w}_2 + \overline{w}_1\overline{w}_2)$$

$$= \overline{w}_1w_2\overline{w}_3 + \overline{w}_1\overline{w}_2\overline{w}_3 + w_1\overline{w}_2\overline{w}_3 + w_1\overline{w}_2w_3 + w_1\overline{w}_2w_3 + \overline{w}_1\overline{w}_2w_3$$

## 6.8. Expansion in terms of $w_1$ gives

$$f = \overline{w}_1 w_2 + \overline{w}_1 \overline{w}_3 + w_1 w_2$$

Further expansion in terms of  $w_2$  gives

$$f = \overline{w}_2(\overline{w}_1\overline{w}_3) + w_2(w_1 + \overline{w}_1 + \overline{w}_1\overline{w}_3)$$
  
=  $\overline{w}_1w_2 + \overline{w}_1w_2\overline{w}_3 + \overline{w}_1\overline{w}_2\overline{w}_3 + w_1w_2$ 

Further expansion in terms of  $w_3$  gives

$$f = \overline{w}_3(\overline{w}_1\overline{w}_2 + w_1w_2 + \overline{w}_1w_2 + \overline{w}_1w_2) + w_3(w_1w_2 + \overline{w}_1w_2)$$
  
=  $\overline{w}_1\overline{w}_2\overline{w}_3 + w_1w_2\overline{w}_3 + \overline{w}_1w_2\overline{w}_3 + \overline{w}_1w_2w_3 + w_1w_2w_3$ 

## 6.9. Proof of Shannon's expansion theorem

$$f(x_1, x_2, ..., x_n) = \overline{x}_1 \cdot f(0, x_2, ..., x_n) + x_1 \cdot f(1, x_2, ..., x_n)$$

This theorem can be proved using *perfect induction*, by showing that the expression is true for every possible value of  $x_1$ . Since  $x_1$  is a boolean variable, we need to look at only two cases:  $x_1 = 0$  and  $x_1 = 1$ .

Setting  $x_1 = 0$  in the above expression, we have:

$$f(0, x_2, ..., x_n) = 1 \cdot f(0, x_2, ..., x_n) + 0 \cdot f(1, x_2, ..., x_n)$$
  
=  $f(0, x_2, ..., x_n)$ 

Setting  $x_1 = 1$ , we have:

$$f(1, x_2, ..., x_n) = 0 \cdot f(0, x_2, ..., x_n) + 1 \cdot f(1, x_2, ..., x_n)$$
  
=  $f(1, x_2, ..., x_n)$ 

This proof can be performed for any arbitrary  $x_i$  in the same manner.

## 6.10. Derivation using $\overline{f}$ :

$$\overline{f} = \overline{w}\overline{f}_{\overline{w}} + w\overline{f}_{w} 
f = \left(\overline{w}\overline{f}_{\overline{w}} + w\overline{f}_{w}\right) 
= \left(\overline{w}\overline{f}_{\overline{w}}\right) \cdot \left(\overline{w}\overline{f}_{w}\right) 
= \left(w + f_{\overline{w}}\right)(\overline{w} + f_{w})$$

6.11. Expansion in terms of  $w_2$  gives

$$f=\overline{w}_2(\overline{w}_1+\overline{w}_3)+w_2(w_1w_3)$$

Letting  $g = \overline{w}_1 + \overline{w}_3$ , we have

$$f = \overline{w}_2 g + w_2 \overline{g}$$

The corresponding circuit is



6.12. Expansion of f in terms of  $w_2$  gives

$$f = \overline{w}_2(\overline{w}_1 + \overline{w}_3) + w_2(w_1w_3)$$

$$= w_2 \oplus (\overline{w}_1 + \overline{w}_3)$$

$$= w_2 \oplus \overline{w_1w_3}$$

The cost of this multilevel circuit is 2 gates + 4 inputs = 6.

6.13. Using Shannon's expansion in terms of  $w_2$  we have

$$f = \overline{w}_2(\overline{w}_3 + \overline{w}_1w_4) + w_2(w_3\overline{w}_4 + w_1w_3)$$
  
=  $\overline{w}_2(\overline{w}_3 + \overline{w}_1w_4) + w_2(w_3(w_1 + \overline{w}_4))$ 

If we let  $g = \overline{w}_3 + \overline{w}_1 w_4$ , then

$$f = \overline{w}_2 g + w_2 \overline{g}$$

Thus, two 3-LUTs are needed to implement f.

6.14. Any number of 5-variable functions can be implemented by using two 4-LUTs. For example, if we cascade the two 4-LUTs by connecting the output of one 4-LUT to an input of the other, then we can realize any function of the form

$$f = f_1(w_1, w_2, w_3, w_4) + w_5$$
  
$$f = f_1(w_1, w_2, w_3, w_4) \cdot w_5$$

6.15. Expressing f in the form

$$f = \bar{s}_1 \bar{s}_0 w_0 + s_1 \bar{s}_0 w_1 + \bar{s}_1 s_0 w_2 + s_1 s_0 w_3$$
  
=  $\bar{s}_0 (\bar{s}_1 w_0 + s_1 w_1) + s_0 (\bar{s}_1 w_2 + s_1 w_3)$ 

leads to the circuit.



Alternatively, directly using the expression

$$f = \overline{s}_1 \overline{s}_0 w_0 + s_1 \overline{s}_0 w_1 + \overline{s}_1 s_0 w_2 + s_1 s_0 w_3$$

leads to the circuit.



# 6.16. Using Shannon's expansion in terms of $w_3$ we have

$$f = \overline{w}_3(w_2) + w_3(w_1 + \overline{w}_2) = \overline{w}_3(w_2) + w_3(\overline{w}_2 + w_2w_1)$$

The corresponding circuit is



6.17. Using Shannon's expansion in terms of wa we have

$$f = w_3(\overline{w}_1 + w_1\overline{w}_2) + \overline{w}_3(w_1 + \overline{w}_1w_2)$$

The corresponding circuit is



- 6.18. The code in Figure P6.2 is a 2-to-4 decoder with an enable input. This style of code is a poor choice because its meaning is not readily apparent. Better choices of code that represents a 2-to-4 decoder are shown in Figures 6.30 and 6.46.
- LIBRARY ieee;
  USE ieee.std\_logic\_1164.all;

  ENTITY prob6\_19 IS

  PORT ( w : IN STD\_LOGIC\_VECTOR(1 TO 3);

  f : OUT STD\_LOGIC);

  END prob6\_19;

  ARCHITECTURE Behavior OF prob6\_19 IS

  BEGIN

  WITH w SELECT

  f <= '0' WHEN "001",

  '0' WHEN "110",

  '1' WHEN OTHERS;

  END Behavior;

```
6.20.
            LIBRARY ieee;
            USE ieee.std_logic_1164.all;
            ENTITY prob6_20 IS
                              STD_LOGIC_VECTOR(1 TO 3);
               PORT (w: IN
                      f : OUT STD_LOGIC);
            END prob6_20;
            ARCHITECTURE Behavior OF prob6.20 IS
            BEGIN
               WITH w SELECT
                   f <= '0' WHEN "000",
                       '0' WHEN "100",
                       '0' WHEN "111",
                       '1' WHEN OTHERS;
           END Behavior;
6.21.
           LIBRARY ieee;
           USE ieee.std_logic_1164.all;
           ENTITY prob6.21 IS
                               STD_LOGIC_VECTOR(3 DOWNTO 0);
               PORT(w:IN
                      y : OUT STD_LOGIC_VECTOR(1 DOWNTO 0));
           END prob6_21;
            ARCHITECTURE Behavior OF prob6_21 IS
            BEGIN
               WITH w SELECT
                   y <= "00" WHEN "0001",
                        "01" WHEN "0010",
                       "10" WHEN "0100",
                        "11" WHEN OTHERS;
           END Behavior;
6.22.
           LIBRARY ieee;
           USE ieee.std_logic_1164.all;
           ENTITY prob6_22 IS
               PORT (w: IN
                               STD_LOGIC_VECTOR(7 DOWNTO 0);
                      y : OUT STD_LOGIC_VECTOR(2 DOWNTO 0));
           END prob6_22;
            ...con't
```

```
BEGIN
                       y \le "000" WHEN w = "00000001" ELSE
                             "001" WHEN w = "00000010" ELSE
                             "010" WHEN w = "00000100" ELSE
                             "011" WHEN w = "00001000" ELSE
                             "100" WHEN w = "00010000" ELSE
                             "101" WHEN w = "00100000" ELSE
                             "110" WHEN w = "01000000" ELSE
                             "111";
                 END Behavior:
6.23. First define a set of intermediate variables
                                                i_0 = \overline{w}_7 \overline{w}_6 \overline{w}_5 \overline{w}_4 \overline{w}_3 \overline{w}_2 \overline{w}_1 w_0
                                                i_1 = \overline{w}_7 \overline{w}_6 \overline{w}_5 \overline{w}_4 \overline{w}_3 \overline{w}_2 w_1
                                                i_2 = \overline{w}_7 \overline{w}_6 \overline{w}_5 \overline{w}_4 \overline{w}_3 w_2
                                                i_3 = \overline{w}_7 \overline{w}_6 \overline{w}_5 \overline{w}_4 w_3
                                                i_4 = \overline{w}_7 \overline{w}_6 \overline{w}_5 w_4
                                                i_5 = \overline{w}_7 \overline{w}_6 w_5
                                                i_6 = \overline{w}_7 w_6
                                                i_7 = w_7
      Now a traditional binary encoder can be used for the priority encoder
                                                   y_0 = i_1 + i_3 + i_5 + i_7
                                                   y_1 = i_2 + i_3 + i_6 + i_7
                                                   y_2 = i_4 + i_5 + i_6 + i_7
                LIBRARY ieee;
6.24.
                USE ieee.std_logic_1164.all;
                ENTITY prob6_24 IS
                      PORT (w:IN
                                            STD_LOGIC_VECTOR(7 DOWNTO 0);
                               y : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
                               z : OUT STD_LOGIC);
                END prob6_24;
                ARCHITECTURE Behavior OF prob6..24 IS
                BEGIN
                      y \le "111" WHEN w(7) = '1' ELSE
                            "110" WHEN w(6) = '1' ELSE
                            "101" WHEN w(5) = '1' ELSE
                            "100" WHEN w(4) = '1' ELSE
                            "011" WHEN w(3) = '1' ELSE
                            "010" WHEN w(2) = '1' ELSE
                            "001" WHEN w(1) = '1' ELSE
                            "000":
                      z <= '0' WHEN w="0000000" ELSE '1';
                END Behavior;
```

ARCHITECTURE Behavior OF prob6\_22 IS

```
6.25.
            LIBRARY icee;
            USE ieee.std_logic_1164.all;
            ENTITY prob6_25 IS
                               STD_LOGIC_VECTOR(7 DOWNTO 0);
                PORT (w: IN
                      y : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
                      z : OUT STD_LOGIC);
            END prob6.25;
            ARCHITECTURE Behavior OF prob6_25 IS
            BEGIN
               PROCESS (w)
               BEGIN
                    IF w(7) = '1' THEN
                       y \le "111";
                    ELSIF w(6) = '1' THEN
                       y \le "110";
                    ELSIF w(5) = '1' THEN
                       y \le "101";
                    ELSIF w(4) = '1' THEN
                       y \le "100";
                    ELSIF w(3) = '1' THEN
                       y \le "011";
                    ELSIF w(2) = '1' THEN
                       y \le "010";
                    ELSIF w(1) = '1' THEN
                       y \le "001";
                    ELSE
                       y \le "000";
                    END IF;
                    IF w = "000000000" THEN
                       z <= '0';
                    ELSE
                       z <= '1';
                    END IF;
               END PROCESS;
            END Behavior;
6.26.
            LIBRARY ieee;
            USE ieee.std_logic_1164.all;
           ENTITY if2to4 IS
                                STD_LOGIC_VECTOR(1 DOWNTO 0);
               PORT(w:IN
                      En: IN
                                STD_LOGIC:
                         : OUT STD_LOGIC_VECTOR(3 DOWNTO 0));
            END if2to4:
            ...con't
```

```
ARCHITECTURE Behavior OF if2to4 IS
BEGIN
    PROCESS (En, w)
    BEGIN
        IF En = '0' THEN
           y <= "0000";
        ELSE
           IF w = "00" THEN
              y \le "0001";
           ELSIF w = "01" THEN
              y \le "0010";
           ELSIF w = "10" THEN
              y \le "0100";
           ELSE
              y \le "1000";
           END IF:
        END IF;
    END PROCESS:
END Behavior;
LIBRARY ieee;
USE ieee.std_logic_1164.all;
PACKAGE if2to4_package IS
    COMPONENT if2to4
        PORT (w: IN
                         STD_LOGIC_VECTOR(1 DOWNTO 0);
               En: IN
                         STD_LOGIC;
               y : OUT STD_LOGIC_VECTOR(3 DOWNTO 0));
    END COMPONENT;
END if2to4_package;
LIBRARY ieee;
USE ieee.std_logic_1164.all:
USE work.if2to4_package.all;
ENTITY h3to8 IS
    PORT (w:IN
                    STD_LOGIC_VECTOR(2 DOWNTO 0);
          En: IN
                    STD_LOGIC;
          y : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END h3to8;
ARCHITECTURE Structure OF h3to8 IS
    SIGNAL EnableTop, EnableBot: STD_LOGIC;
BEGIN
    EnableTop \leq w(2) AND En;
    EnableBot \leq= (NOT w(2)) AND En;
    Decoder1: if2to4 PORT MAP ( w( 1 DOWNTO 0 ), EnableBot, y( 3 DOWNTO 0 ) );
   Decoder2: if2to4 PORT MAP ( w( 1 DOWNTO 0 ), EnableTop, y( 7 DOWNTO 4 ) );
END Structure:
...con't
```

```
LIBRARY ieee;
            USE ieee.std_logic_1164.all;
            PACKAGE h3to8_package IS
               COMPONENT h3to8
                                     STD_LOGIC_VECTOR(2 DOWNTO 0);
                    PORT (w: IN
                          En: IN
                                     STD_LOGIC;
                           y : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
               END COMPONENT;
            END h3to8_package;
           LIBRARY ieee:
6.27.
           USE jeee.std_logic_1164.all;
           USE work.h3to8_package.all;
           ENTITY h6to64 IS
                                STD_LOGIC_VECTOR( 5 DOWNTO 0 );
               PORT (w: IN
                      En: IN
                                STD_LOGIC;
                         : OUT STD_LOGIC_VECTOR(63 DOWNTO 0));
           END h6to64:
           ARCHITECTURE Structure OF h6to64 IS
               SIGNAL Enables: STD_LOGIC_VECTOR(7 DOWNTO 0);
           BEGIN
               root: h3to8 PORT MAP ( w( 5 DOWNTO 3 ), En, Enables );
               leaf0: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 0 ), y( 7 DOWNTO 0 ));
               leaf1: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 1 ), y( 15 DOWNTO 8 ) );
               leaf2: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 2 ), y( 23 DOWNTO 16 ) )
               leaf3: h3to8 PORT MAP (w(2 DOWNTO 0), Enables (3), y(31 DOWNTO 24));
               leaf4: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 4 ), y( 39 DOWNTO 32 ) );
               leaf5: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 5 ), y( 47 DOWNTO 40 ) );
               leaf6: h3to8 PORT MAP ( w( 2 DOWNTO 0 ), Enables( 6 ), y( 55 DOWNTO 48 ) );
               leaf7: h3to8 PORT MAP (w(2 DOWNTO 0), Enables(7), y(63 DOWNTO 56));
           END Structure:
6.28.
            LIBRARY ieee:
            USE ieee.std_logic_1164.all;
            ENTITY prob6.28 IS
                                STD_LOGIC_VECTOR( 1 DOWNTO 0);
                PORT(s:IN
                                STD_LOGIC_VECTOR( 3 DOWNTO 0 ):
                      w:IN
                      f : OUT STD.LOGIC);
            END prob6_28;
            ...con't
```

```
ARCHITECTURE Structure OF prob6_28 IS
                     COMPONENT dec2to4
                           PORT (w: IN
                                                 STD_LOGIC_VECTOR(1 DOWNTO 0);
                                                 STD_LOGIC;
                                    En: IN
                                    y : OUT STD_LOGIC_VECTOR(0 TO 3));
                     END COMPONENT;
                     SIGNAL High: STD_LOGIC;
                     SIGNAL y: STD_LOGIC_VECTOR( 3 DOWNTO 0 );
                BEGIN
                     High \leq 1';
                     decoder: dec2to4 PORT MAP (s, High, y);
                     f \le (w(0) \text{ AND } y(0)) \text{ OR } (w(1) \text{ AND } y(1)) \text{ OR}
                          (w(2) \text{ AND } y(2)) \text{ OR } w(3) \text{ AND } y(3));
                END Structure;
6.30.
                LIBRARY ieee;
                USE ieee.std_logic_1164.all;
                ENTITY prob6.30 IS
                     PORT (bcd : IN
                                           STD_LOGIC_VECTOR(3 DOWNTO 0);
                             leds : OUT STD_LOGIC_VECTOR(1 TO 7));
                END prob6_30;
                ARCHITECTURE Behavior OF prob6_30 IS
                BEGIN
                     WITH bed SELECT
                                    abcdef g
                          leds <= "1111110" WHEN "0000",
                                   "0110000" WHEN "0001",
                                   "1101101" WHEN "0010",
                                   "1111001" WHEN "0011",
                                   "0110011" WHEN "0100",
                                   "1011011" WHEN "0101",
                                   "1011111" WHEN "0110".
                                   "1110000" WHEN "0111",
                                   "1111111" WHEN "1000",
                                   "1111011" WHEN "1001",
                                   "----" WHEN OTHERS;
                END Behavior;
                                            a = w_3 + w_2 w_0 + w_1 + \overline{w}_2 \overline{w}_0
6.31.
                                            b = w_3 + \overline{w}_1 \overline{w}_0 + w_1 w_0 + \overline{w}_2
                                            c = w_2 + \overline{w}_1 + w_0
                                    d = w_3 + \overline{w}_2 \overline{w}_0 + w_1 \overline{w}_0 + w_2 \overline{w}_1 w_0 + \overline{w}_2 w_1
6.32.
                                    e = \overline{w}_2 \overline{w}_0 + w_1 \overline{w}_0
                                    f = w_3 + \overline{w}_1 \overline{w}_0 + w_2 \overline{w}_0 + w_2 \overline{w}_1
                                    g = w_3 + w_1 \overline{w}_0 + w_2 \overline{w}_1 + \overline{w}_2 w_1
```

6.33. (a) Each ROM location that should store a 1 requires no circuitry, because the pull-up resistors provides the default value of 1. Each location that stores a 0 has the following cell



(b) 2-10-4 decoder 0 001 2-10-

(c) Every location in the ROM contains the following cell



If a location should store a 1, then the corresponding EEPROM transistor is programmed to be turned off. But if the location should store a 0, then the EEPROM transistor is left unprogrammed.



Thank you for visiting my web site. Make sure that you do contact me if you have any discrepancy about the material presented in my web site.

7.1.



7.2. The circuit in Figure 7.3 can be modified to implement an SR latch by connecting S to the Data input and S+R to the Load input. Thus the value of S is loaded into the latch whenever either S or R is asserted. Care must be taken to ensure that the Data signal remains stable while the Load signal is asserted.

7.3.



|   | S | R | Qa  | $Q_b$ | _           |
|---|---|---|-----|-------|-------------|
| • | 1 | 1 | 0/1 | 1/0   | (no change) |
|   | 1 | 0 | 0   | 1     |             |
|   | 0 | 1 | 1   | 0     |             |
|   | 0 | 0 | 1   | 1     |             |

7.4.











7.8.



7.9. As the circuit in Figure P7.2 is drawn, it is not a useful flip-flop circuit, because setting C=0 results in both of the circuit outputs being set to 0. Consider the slightly modified circuit shown below:



This modified circuit acts as a negative-edge-triggered JK flip-flop, in which J=A, K=B, Clock=C, Q=D, and  $\overline{Q}=E$ . This circuit is found in the standard chip called 74LS107A (plus a *Clear* input, which is not shown).

```
7.10.
         LIBRARY ieee;
         USE ieee.std_logic_1164.all;
         ENTITY prob7_10 IS
             PORT (T, Resetn, Clock: IN STD_LOGIC;
                                   : OUT STD_LOGIC);
         END prob7_10;
         ARCHITECTURE Behavior OF prob7_10 IS
             SIGNAL Qint: STD_LOGIC;
         BEGIN
             PROCESS (Resetn, Clock)
             BEGIN
                IF Resetn = '0' THEN
                   Qint <= '0';
                ELSIF Clock'EVENT AND Clock = '1' THEN
                   IF T = '1' THEN
                      Qint \leq NOT Qint;
                   ELSE
                      Qint \leq Qint;
                  END IF;
               END IF;
            END PROCESS:
            Q \le Qint;
        END Behavior;
7.11.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob7_11 IS
            PORT (J, K, Resetn, Clock: IN STD_LOGIC;
                   Q
                                    : OUT STD_LOGIC);
        END prob7_11;
        ARCHITECTURE Behavior OF prob7_11 IS
            SIGNAL Qint: STD_LOGIC;
        BEGIN
            PROCESS (Resetn, Clock)
            BEGIN
               IF Resetn = '0' THEN
                  Qint \leq '0';
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  Qint <= ( J AND NOT Qint ) OR ( NOT K AND Qint );
               END IF;
            END PROCESS;
            Q \leq Qint;
        END Behavior;
```

7.13. Let  $S = s_1 s_0$  be a binary number that specifies the number of bit-positions to shift by. Also let L be a parallel-load input, and let  $R = r_3 r_2 r_1 r_0$  be parallel data. If the inputs to the flip-flops are  $D_0 \dots D_3$  and the outputs are  $Q_0 \dots Q_3$ , then the barrel-shifter can be represented by the logic expressions

```
\begin{array}{rcl} D_{3} & = & L \cdot R_{3} + \overline{L} \cdot (\overline{s}_{1} \overline{s}_{0} q_{3}) \\ D_{2} & = & L \cdot R_{2} + \overline{L} \cdot (\overline{s}_{1} \overline{s}_{0} q_{2} + \overline{s}_{1} s_{0} q_{3}) \\ D_{1} & = & L \cdot R_{1} + \overline{L} \cdot (\overline{s}_{1} \overline{s}_{0} q_{1} + \overline{s}_{1} s_{0} q_{2} + s_{1} \overline{s}_{0} q_{3}) \\ D_{0} & = & L \cdot R_{0} + \overline{L} \cdot (\overline{s}_{1} \overline{s}_{0} q_{0} + \overline{s}_{1} s_{0} q_{1} + s_{1} \overline{s}_{0} q_{2} + s_{1} s_{0} q_{3}) \end{array}
```

```
7.14.
               LIBRARY ieee;
               USE ieee.std_logic_1164.all;
               ENTITY prob7_14 IS
                   PORT (R
                                 : IN
                                            STD_LOGIC_VECTOR (3 DOWNTO 0);
                                 : IN
                                            STD_LOGIC_VECTOR (1 DOWNTO 0);
                         L, Clock: IN
                                            STD_LOGIC;
                                 : BUFFER STD_LOGIC_VECTOR (3 DOWNTO 0));
               END prob7_14;
               ARCHITECTURE Behavior OF prob7_14 IS
               BEGIN
                   PROCESS (Clock)
                   BEGIN
                      WAIT UNTIL Clock'EVENT AND Clock = '1';
                      IF L = '1' THEN
                        Q \leq R;
                      ELSE
                         CASE Shift IS
                                          => Q <= "00" & Q(3 DOWNTO 2);
                           WHEN "10"
                           WHEN "01"
                                          => Q <= "0" & Q(3 DOWNTO 1);
                           WHEN OTHERS \Rightarrow Q \Rightarrow Q;
                        END CASE;
                      END IF;
                   END PROCESS;
               END Behavior;
```









- 7.18. The counting sequence is 000, 001, 010, 111.
- 7.19. The circuit in Figure P7.4 is a master-slave JK flip-flop. It suffers from a problem sometimes called *ones-catching*. Consider the situation where the Q output is low, Clock = 0, and J = K = 0. Now let Clock remain stable at 0 while J change from 0 to 1 and then back to 0. The master stage is now set to 1 and this value will be incorrectly transferred into the slave stage when the clock changes to 1.
- 7.20. Repeated application of DeMorgan's theorem can be used to change the positive-edge triggered D flip-flop in Figure 7.11 into the negative-edge D triggered flip-flop:



```
7.21.
         LIBRARY ieee;
         USE ieee.std_logic_1164.all;
         USE ieee.std_logic_unsigned.all;
         ENTITY prob7_21 IS
             PORT (R
                                     : IN
                                               STD_LOGIC_VECTOR(23 DOWNTO 0);
                    Clock, Resetn, L, U: IN
                                               STD_LOGIC:
                                     : BUFFER STD_LOGIC_VECTOR(23 DOWNTO 0));
         END prob7_21;
         ARCHITECTURE Behavior OF prob7_21 IS
         BEGIN
            PROCESS (Clock, Resetn)
            BEGIN
               IF Resetn = '0' THEN
                  Q \leftarrow (OTHERS = > '0');
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  IF L = '1' THEN
                     Q \leq R;
                  ELSIF U = '1' THEN
                     Q \le Q+1;
                  ELSE
                     Q \le Q-1;
                  END IF;
               END IF:
            END PROCESS;
        END Behavior;
7.22.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        USE ieee.std_logic_unsigned.all;
        ENTITY prob7_22 IS
            GENERIC (N:INTEGER:=4);
            PORT (Clock, Resetn, E: IN STD_LOGIC;
                                 : OUT STD_LOGIC_VECTOR ( N-1 DOWNTO 0) );
        END prob7_22;
        ARCHITECTURE Behavior OF prob7.22 IS
            SIGNAL Count: STD_LOGIC_VECTOR (N-1 DOWNTO 0);
        BEGIN
            PROCESS (Clock, Resetn)
            BEGIN
               IF Resetn = '0' THEN
                  Count \langle = (OTHERS = > '0');
            ...con't
```

```
ELSIF Clock'EVENT AND Clock = '1' THEN
                  IF E = '1' THEN
                     Count <= Count + 1;
                  ELSE
                    Count <= Count;
                  END IF;
               END IF;
            END PROCESS;
            Q \le Count;
        END Behavior;
7.23.
        LIBRARY iece;
        USE ieee.std_logic_1164.all;
        ENTITY prob7_23 IS
            PORT (R
                                           INTEGER RANGE 0 TO 11:
                                 : IN
                  Clock, Resetn, L: IN
                                           STD_LOGIC;
                  Q
                                 : BUFFER INTEGER RANGE 0 TO 11);
        END prob7_23;
        ARCHITECTURE Behavior OF prob7_23 IS
        BEGIN
           PROCESS (Clock, Resetn)
            BEGIN
              IF Resetn = '0' THEN
                  Q \le 0;
              ELSIF Clock'EVENT AND Clock = '1' THEN
                 IF L = '1' THEN
                    Q \ll R;
                 ELSE
                    IF Q = 11 THEN
                       Q \leq 0;
                    ELSE
                       Q \le Q + 1;
                    END IF;
                 END IF;
              END IF;
           END PROCESS;
        END Behavior;
```

7.24. The longest delay in the circuit is the from the output of FF<sub>0</sub> to the input of FF<sub>3</sub>. This delay totals 5 ns. Thus the minimum period for which the circuit will operate reliably is

$$T_{min} = 5 \text{ ns} + t_{su} = 8 \text{ ns}$$

The maximum frequency is

$$F_{max} = 1/T_{min} = 125 \text{ MHz}$$

```
7.25.
        LIBRARY icee;
        USE ieee.std_logic_1164.all;
        ENTITY prob7_25 IS
            PORT (Clock, Clear: IN
                                         STD_LOGIC;
                   BCD0, BCD1: BUFFER STD_LOGIC_VECTOR(3 DOWNTO 0));
        END prob7.25;
        ARCHITECTURE Structure OF prob7_25 IS
            COMPONENT fig7_25
                                                    STD_LOGIC_VECTOR(3 DOWNTO 0);
                 PORT (D
                                          : IN
                        Clock, Enable, Load : IN
                                                    STD_LOGIC;
                                          : BUFFER STD_LOGIC_VECTOR(3 DOWNTO 0));
            END COMPONENT:
            SIGNAL Load0, Load1: STD_LOGIC;
            SIGNAL Enab0, Enab1: STD_LOGIC;
                               : STD_LOGIC_VECTOR(3 DOWNTO 0):
            SIGNAL Zero
        BEGIN
            Zero <= "0000";
            Enab0 \le 1';
            Enab1 \leq= BCD0(0) AND BCD0(3);
            Load0 <= Enab1 OR Clear;
            Load1 <= (BCD1(0) AND BCD1(3)) OR Clear;
            cnt0: fig7_25 PORT MAP ( Clock => Clock, Load => Load0, Enable => Enab0,
                                   D \Rightarrow Zero, Q \Rightarrow BCD0);
            cnt1: fig7_25 PORT MAP ( Clock => Clock, Load => Load1, Enable => Enab1,
                                   D =  Zero, Q =  BCD1);
        END Structure;
7.26.
        LIBRARY ieee:
        USE ieee.std_logic_1164.all;
        ENTITY prob7_26 IS
            PORT (Clock, Resetn: IN
                                          STD_LOGIC;
                               : BUFFER STD_LOGIC_VECTOR(0 TO 7));
                   Q
        END prob7.26;
        ARCHITECTURE Behavior OF prob7..26 IS
        BEGIN
            PROCESS (Clock, Resetn)
            BEGIN
               IF Resetn = '0' THEN
                  Q \le "00000000";
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  Q \le (NOT Q(7)) & Q(0 TO 6);
               END IF;
            END PROCESS;
        END Behavior:
```

```
7.27.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob7.27 IS
            GENERIC (N:INTEGER:=8);
            PORT (Clock, Start: IN
                                        STD_LOGIC;
                             : BUFFER STD_LOGIC_VECTOR(0 TO N-1));
        END prob7_27;
        ARCHITECTURE Behavior OF prob7_27 IS
        BEGIN
            PROCESS (Clock, Start)
            BEGIN
               IF Start = '1' THEN
                  Q \ll (OTHERS = '0');
                  Q(0) <= '1';
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  GenBits: FOR i IN 1 TO N-1 LOOP
                     Q(i) \le Q(i-1);
                  END LOOP;
                  Q(0) \le Q(N-1);
               END IF;
            END PROCESS:
        END Behavior:
7.28.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        USE ieee.std_logic_unsigned.all;
        ENTITY prob7_28 IS
            PORT (Clock, Reset: IN
                                        STDLOGIC:
                   Data
                              : IN
                                        STD_LOGIC_VECTOR(3 DOWNTO 0);
                   Q
                              : BUFFER STD_LOGIC_VECTOR(3 DOWNTO 0));
        END prob7_28;
        ARCHITECTURE Behavior OF prob7_28 IS
        BEGIN
            PROCESS (Clock, Reset)
            BEGIN
               IF Reset = '1' THEN
                  Q \le "00000";
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  Q \leq Q + Data;
               END IF;
            END PROCESS;
        END Behavior;
```

USE ieee.std\_logic\_1164.all;

LIBRARY lpm;

USE lpm.lpm\_components.all;

#### ENTITY prob7\_29 IS

PORT (Clock, Reset: IN STD\_LOGIC;

Q : OUT STD\_LOGIC\_VECTOR(31 DOWNTO 0));

END prob7\_29;

### ARCHITECTURE Structural OF prob7\_29 IS

**BEGIN** 

cnt: lpm\_counter

GENERIC MAP (lpm\_width => 32)

PORT MAP (clock => Clock, acir => Reset, q => Q);

END Structural;

(Swap): 
$$I_4$$
  $\begin{bmatrix} T_1 & T_2 & T_3 \\ R_{out} = X, T_{in} & R_{out} = Y, R_{in} = X & T_{out}, R_{in} = Y, \\ Done & Done \end{bmatrix}$ 

Since the processor now has five operations a 3-to-8 decoder is needed to decode the signals  $f_2$ ,  $f_1$ ,  $f_0$ . The SWAP operation is represented by the code

$$I_4 = f_2 \overline{f}_1 \overline{f}_0$$

New expressions are needed for  $R_{in}$  and  $R_{out}$  to accommodate the SWAP operation:

$$Rk_{in} = (I_0 + I_1) \cdot T_1 \cdot X_k + (I_2 + I_3) \cdot T_3 \cdot X_k + I_4 \cdot T_2 \cdot X_k + I_4 \cdot T_3 \cdot Y_k$$

$$Rk_{out} = I_1 \cdot T_1 \cdot Y_k + (I_2 + I_3) \cdot (T_1 X_k + T_2 Y_k) + I_4 \cdot T_1 X_k + I_4 \cdot T_2 Y_k$$

The control signals for the temporary register, T, are

$$T_{in} = T_1 I_4$$

$$T_{out} = T_3 I_4$$

7.34. (a) Period = 
$$2 \times n \times t_p$$

(b)



The counter tallies the number of pulses in the 100 ns time period. Thus

$$t_p = \frac{100 \, \text{ns}}{2 \times Count \times n}$$







7.36.



If you have any question, call or talk to your instructor.

# **Chapter 8**

8.1. The expressions for the inputs of the flip-flops are

$$D_2 = Y_2 = \overline{w}y_2 + \overline{y}_1\overline{y}_2$$

$$D_1 = Y_1 = w \oplus y_1 \oplus y_2$$

The output equation is

$$z=y_1y_2$$

8.2. The excitation table for JK flip-flops is

| Present                                     |            |            |            |            |        |
|---------------------------------------------|------------|------------|------------|------------|--------|
| state                                       | w = 0      |            | w = 1      |            | Output |
| <i>y</i> <sub>2</sub> <i>y</i> <sub>1</sub> | $J_2K_2$   | $J_1K_1$   | $J_2K_2$   | $J_1K_1$   | z      |
| 00                                          | 1 <i>d</i> | 0d         | 1 <i>d</i> | 1 <i>d</i> | 0      |
| 01                                          | 0d         | d0         | 0d         | d1         | 0      |
| 10                                          | d0         | 1 <i>d</i> | <b>d</b> 1 | 0d         | 0      |
| 11                                          | d0         | d1         | <b>d</b> 1 | <i>d</i> 0 | 1      |

The expressions for the inputs of the flip-flops are

$$\begin{array}{rcl} J_2 & = & \overline{y}_1 \\ K_2 & = & w \\ J_1 & = & \overline{w}y_2 + w\overline{y}_2 \\ K_1 & = & J_1 \end{array}$$

The output equation is

$$z=y_1y_2$$

8.3. A possible state table is

| Present | Next state |       | Out   | out z |
|---------|------------|-------|-------|-------|
| state   | w = 0      | w = 1 | w = 0 | w = 1 |
| Α       | A          | В     | 0     | 0     |
| В       | E          | C     | 0     | 0     |
| C       | Е          | D     | 0     | 0     |
| D       | E          | D     | 0     | 1     |
| E       | F          | В     | 0     | 0     |
| F       | Α          | В     | 0     | 1     |

```
8.4.
       LIBRARY ieee;
       USE ieee.std_logic_1164.all;
       ENTITY prob8_4 IS
           PORT (Clock : IN
                               STD_LOGIC;
                  Resetn: IN
                               STD_LOGIC;
                         : IN
                               STD_LOGIC;
                         : OUT STD_LOGIC);
       END prob8_4;
       ARCHITECTURE Behavior OF prob8_4 IS
           TYPE State_type IS (A, B, C, D, E, F);
           SIGNAL y: State_type;
       BEGIN
           PROCESS (Resetn, Clock)
           BEGIN
              IF Resetn = '0' THEN
                 y \leq A;
              ELSIF Clock'EVENT AND Clock = '1' THEN
                 CASE y IS
                    WHEN A =>
                       IF w = '0' THEN y \le A;
                       ELSE y \ll B;
                       END IF;
                    WHEN B =>
                       IF w = 0 THEN y \le E;
                       ELSE y \leq C;
                       END IF;
                    WHEN C =>
                       IF w = '0' THEN y \le E;
                       ELSE y \leq D;
                       END IF;
                    WHEN D =>
                       IF w = '0' THEN y \le E;
                       ELSE y \leq D;
                       END IF;
                    WHEN E =>
                       IF w = '0' THEN y \le F;
                       ELSE y \leq B;
                       END IF;
                    WHEN F =>
                       IF w = '0' THEN y \le A;
                       ELSE y \le B;
                       END IF;
                 END CASE;
              END IF:
           END PROCESS;
```

...con't

```
PROCESS ( y, w )
BEGIN

IF (y = D AND w = '1') OR (y = F AND w = '1') THEN

z <= '1';

ELSE

z <= '0';

END IF;

END PROCESS;

END Behavior;
```

# 8.5. A minimal state table is

| Present | Next      | Output |   |
|---------|-----------|--------|---|
| state   | w=0 $w=1$ |        | z |
| A       | A         | В      | 0 |
| В       | E         | C      | 0 |
| C       | D         | C      | 0 |
| D       | Α         | F      | 1 |
| - E     | Α         | F      | 0 |
| F       | E         | С      | 1 |

# 8.6. An initial attempt at deriving a state table may be

| Present | Next state |       | Outj  | out z |
|---------|------------|-------|-------|-------|
| state   | w = 0      | w = 1 | w = 0 | w = 1 |
| Α       | Α          | В     | 0     | 0     |
| В       | D          | C     | 0     | 0     |
| С       | D          | C     | 1     | 0     |
| D       | Α          | E     | 0     | 1     |
| Е       | D          | C     | 0     | 0     |

States B and E are equivalent; hence the minimal state table is

| Present | Next state |       | Out   | out z |
|---------|------------|-------|-------|-------|
| state   | w = 0      | w = 1 | w = 0 | w = 1 |
| Α       | Α          | В     | 0     | 0     |
| В       | D          | С     | 0     | 0     |
| С       | D          | С     | 1     | 0     |
| D       | Α          | В     | 0     | 1     |

# 8.7. For Figure 8.51 have (using the straightforward state assignment):

|   | Present                          | Next        |             |            |
|---|----------------------------------|-------------|-------------|------------|
|   | state                            | w = 0       | w = 1       | Output     |
|   | <b>y</b> 3 <b>y</b> 2 <b>y</b> 1 | $Y_3Y_2Y_1$ | $Y_3Y_2Y_1$ | <b>z</b> . |
| A | 000                              | 001         | 010         | 1          |
| В | 001                              | 011         | 101         | 1          |
| С | 010                              | 101         | 100         | 0          |
| D | 011                              | 001         | 110         | 1          |
| E | 100                              | 101         | 010         | 0          |
| F | 101                              | 100         | 011         | 0          |
| G | 110                              | 101         | 110         | 0          |

This leads to

$$Y_3 = \overline{w}y_3 + \overline{y}_1y_2 + wy_1\overline{y}_3$$

$$Y_2 = wy_3 + w\overline{y}_1\overline{y}_2 + wy_1y_2 + \overline{w}y_1\overline{y}_2\overline{y}_3$$

$$Y_1 = \overline{y}_3 \overline{w} + \overline{y}_1 \overline{w} + w y_1 \overline{y}_2$$

$$z = y_1 \overline{y}_3 + \overline{y}_2 \overline{y}_3$$

For Figure 8.52 have

|   | Present               | Next       |          |        |
|---|-----------------------|------------|----------|--------|
|   | state                 | w = 0      | w = 1    | Output |
|   | <i>y</i> 2 <i>y</i> 1 | $Y_2Y_1$ . | $Y_2Y_1$ | z      |
| Α | 00                    | 01         | 10       | 1      |
| В | 01                    | 00         | 11       | 1      |
| С | 10                    | 11         | 10       | 0      |
| F | 11                    | 10         | 00       | 0      |

This leads to

$$Y_2 = \overline{w}y_2 + \overline{y}_1y_2 + w\overline{y}_2$$

$$Y_1 = \overline{y}_1\overline{w} + wy_1\overline{y}_2$$

 $z = \overline{y}_2$ 

Clearly, minimizing the number of states leads to a much simpler circuit.

#### 8.8. For Figure 8.55 have (using straightforward state assignment):

|            | Present                                     | sent Next state |      |      |    |        |
|------------|---------------------------------------------|-----------------|------|------|----|--------|
|            | state                                       | DN=00           | 01   | 10   | 11 | Output |
|            | <i>y</i> 4 <i>y</i> 3 <i>y</i> 2 <i>y</i> 1 | $Y_4Y_3Y_2Y_1$  |      |      |    | z      |
| S1         | 0000                                        | 0000            | 0010 | 0001 |    | 0      |
| S2         | 0001                                        | 0001            | 0011 | 0100 | _  | 0      |
| <b>S</b> 3 | 0010                                        | 0010            | 0101 | 0110 | _  | 0      |
| <b>S4</b>  | 0011                                        | 0000            | _    | _    | _  | 1      |
| S5         | 0100                                        | 0010            | _    | -    | _  | 1      |
| <b>S6</b>  | 0101                                        | 0101            | 0111 | 1000 | _  | 0      |
| <b>S7</b>  | 0110                                        | 0000            | _    | _    | _  | 1      |
| <b>S8</b>  | 0111                                        | 0000            |      | _    | _  | 1      |
| S9         | 1000                                        | 0010            | _    | _    | _  | 1      |
|            |                                             |                 |      |      |    |        |

The next-state and output expressions are

$$\begin{array}{rcl} Y_4 & = & Dy_3 \\ Y_3 & = & Dy_1 + Dy_2 + Ny_2 + \overline{D}y_3\overline{y}_2y_1 \\ Y_2 & = & N\overline{y}_2 + y_3\overline{y}_1 + \overline{N}\overline{y}_3y_2\overline{y}_1 \\ Y_1 & = & Ny_2 + D\overline{y}_2\overline{y}_1 + \overline{D}\overline{y}_2y_1 \\ z & = & y_4 + y_1y_2 + \overline{y}_1y_3 \end{array}$$

Using the same approach for Figure 8.56 gives

|           | Present                          |                   |     |     |    |        |
|-----------|----------------------------------|-------------------|-----|-----|----|--------|
|           | state                            | DN=00             | 01  | 10  | 11 | Output |
|           | <b>y</b> 3 <b>y</b> 2 <b>y</b> 1 | $Y_{3}Y_{2}Y_{1}$ |     |     |    | z      |
| S1        | 000                              | 000               | 010 | 001 | _  | 0      |
| S2        | 001                              | 001               | 011 | 100 | _  | 0      |
| <b>S3</b> | 010                              | 010               | 001 | 011 |    | 0      |
| S4        | 011                              | 000               | -   | _   | _  | 1      |
| S5        | 100                              | 010               | _   |     |    | 1      |

The next-state and output expressions are:

$$Y_3 = D\overline{y}_2y_1$$

$$Y_2 = y_3 + \overline{N}y_2\overline{y}_1 + N\overline{y}_2$$

$$Y_1 = \overline{D}\overline{y}_2y_1 + Ny_2\overline{y}_1 + D\overline{y}_3\overline{y}_1$$

$$z = y_3 + y_2y_1$$

 $These \ expressions \ define \ a \ circuit \ that \ has \ considerably \ lower \ cost \ that \ the \ circuit \ resulting \ from \ Figure \ 8.55.$ 

8.9. To compare individual bits, let  $k = w_1 \oplus w_2$ . Then, a suitable state table is

| Present | Next state |       | Output z |       |
|---------|------------|-------|----------|-------|
| state   | k = 0      | k = 1 | k = 0    | k = 1 |
| Α       | В          | Α     | 0        | 0     |
| В       | С          | Α     | 0        | 0     |
| C       | D          | Α     | 0        | 0     |
| D       | Ð          | Α     | 1        | 0     |

The state-assigned table is

| Present                                     | Next State |          | Output |       |
|---------------------------------------------|------------|----------|--------|-------|
| state                                       | k = 0      | k = 1    | k = 0  | k = 1 |
| <i>y</i> <sub>2</sub> <i>y</i> <sub>1</sub> | $Y_2Y_1$   | $Y_2Y_1$ | z      | z     |
| 00                                          | 01         | 00       | 0      | 0     |
| 01                                          | 10         | 00       | 0      | 0     |
| 10                                          | 11         | 00       | 0      | 0     |
| 11                                          | 11         | 00       | 1      | 0     |

The next-state and output expressions are

$$Y_2 = \overline{k}y_1 + \overline{k}y_2$$

$$Y_1 = \overline{k}\overline{y}_1 + \overline{k}y_2$$

$$z = \overline{k}y_1y_2$$

8.10. LIBRARY ieee;
USE ieee.std\_logic\_1164.all;

\_\_\_\_\_

ENTITY prob8\_10 IS PORT ( Clock : IN ST

(Clock: IN STD\_LOGIC; Resetn: IN STD\_LOGIC; w1, w2: IN STD\_LOGIC;

z : OUT STD\_LOGIC);

END prob8\_10;

ARCHITECTURE Behavior OF prob8\_10 IS

TYPE State\_type IS (A, B, C, D);

SIGNAL y: State\_type; SIGNAL k: STD\_LOGIC;

...con't

```
BEGIN
   k \le w1 XOR w2;
   PROCESS (Resetn, Clock)
   BEGIN
       IF Resetn = '0' THEN
          y \le A;
       ELSIF (Clock'EVENT AND Clock = '1') THEN
         CASE y IS
            WHEN A =>
               IF k = '0' THEN y \le B;
               ELSE y \le A;
               END IF;
            WHEN B =>
               IF k = '0' THEN y \le C;
               ELSE y \leq A;
               END IF;
            WHEN C =>
               IF k = 0 THEN y \le D;
               ELSE y \le A;
               END IF;
            WHEN D =>
               IF k = '0' THEN y \le D;
               ELSE y \leq A;
               END IF;
         END CASE;
      END IF;
   END PROCESS;
   z \le 1' WHEN y = D AND k = 0' ELSE 0';
END Behavior;
```

#### 8.11. A possible minimum state table for a Moore-type FSM is

| Present | Next      | Output |   |  |
|---------|-----------|--------|---|--|
| state   | w=0 $w=1$ |        | z |  |
| A       | В         | С      | 0 |  |
| В       | D         | E      | 0 |  |
| C       | Е         | D      | 0 |  |
| D       | F         | G      | 0 |  |
| E       | F         | F      | 0 |  |
| F       | Α         | Α      | 0 |  |
| G       | Α         | Α      | 1 |  |

3.12. A minimum state table is shown below. We assume that the 3-bit patterns do not overlap.

| Present | Next  | Output |   |
|---------|-------|--------|---|
| state   | w = 0 | w = 1  | р |
| A       | В     | С      | 0 |
| В       | D     | E      | 0 |
| C       | E     | D      | 0 |
| D       | Α     | F      | 0 |
| E       | F     | Α      | 0 |
| F       | В     | С      | 1 |

```
8.13.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob8_13 IS
            PORT ( Clock : IN STD_LOGIC ;
                   Resetn: IN STD_LOGIC;
                          : IN STD_LOGIC;
                   w
                          : OUT STD_LOGIC);
        END prob8_13;
        ARCHITECTURE Behavior OF prob8_13 IS
            TYPE State_type IS (A, B, C, D, E, F);
            SIGNAL y : State_type;
        BEGIN
            PROCESS (Resetn, Clock)
            BEGIN
               IF Resetn = '0' THEN
                  y \leq A;
               ELSIF (Clock'EVENT AND Clock = '1') THEN
                  CASE y IS
                     WHEN A =>
                        IF w = '0' THEN y \le B;
                        ELSE y \leq C;
                        END IF;
                     WHEN B =>
                        IF w = '0' THEN y \le D;
                        ELSE y \le E;
                        END IF;
                     WHEN C =>
                        IF w = '0' THEN y \le E;
                        ELSE y \leq D;
                        END IF;
```

...con't

```
WHEN D =>
               IF w = '0' THEN y \le A;
               ELSE y \leq F;
               END IF;
            WHEN E =>
               IF w = 0 THEN y \le F;
               ELSE y \leq A;
               END IF;
            WHEN F =>
               IF w = 0 THEN y \le B;
               ELSE y \le C;
               END IF;
         END CASE;
      END IF;
   END PROCESS;
    p \le 1' WHEN y = F ELSE '0';
END Behavior;
```

#### 8.14. The timing diagram is



# 8.15. The state table corresponding to Figure P8.1 is

| Present | Next  | Output |   |
|---------|-------|--------|---|
| state   | w = 0 | w = 1  | z |
| Α       | С     | D      | 0 |
| В       | В     | Α      | 0 |
| C       | D     | Α      | 0 |
| D       | С     | В      | 1 |

Using one-hot encoding, the state-assigned table is

|   | Present          | Next           |                |        |
|---|------------------|----------------|----------------|--------|
|   | state            | w = 0          | w = 1          | Output |
|   | <i>y4Y3Y2Y</i> 1 | $Y_4Y_3Y_2Y_1$ | $Y_4Y_3Y_2Y_1$ | z      |
| Α | 0001             | 0100           | 1000           | 0      |
| В | 0010             | 0010           | 0001           | 0      |
| C | 0100             | 1000           | 0001           | 0      |
| D | 1000             | 0100           | 0010           | 1      |

The next-state expressions are

$$D_4 = Y_4 = \overline{w}y_3 + wy_1 D_3 = Y_3 = \overline{w}(y_1 + y_4) D_2 = Y_2 = \overline{w}y_2 + wy_4 D_1 = Y_1 = w(y_2 + y_1)$$

The output is given by  $z = y_4$ .

- 8.16. The state-assignment given in problem 8.15 can be used, except that the state variable  $y_1$  should be complemented. Thus, the state assignment will be  $y_1y_3y_2y_1 = 0000, 0011, 0101$ , and 1001, for the states A, B, C, and D, respectively. The circuit derived in problem 8.15 can be used, except that the signal for the state variable  $y_1$  should be taken from the  $\overline{Q}$  output of flip-flop 1, rather than from its Q output.
- .17. The partitioning process gives

$$P_1 = (ABCDEFG)$$
  
 $P_2 = (ABD)(CEFG)$   
 $P_3 = (ABD)(CEG)(F)$   
 $P_4 = (ABD)(CEG)(F)$ 

The minimum state table is

| Present | Next  | state | Output z |       |
|---------|-------|-------|----------|-------|
| state   | w = 0 | w = 1 | w = 0    | w = 1 |
| Α       | A     | С     | 0        | 0     |
| C       | F     | C     | .0       | 1     |
| F       | С     | A     | 0        | 1     |

8.18. The partitioning process gives

$$P_1 = (ABCDEFG)$$
  
 $P_2 = (ADG)(BCEF)$   
 $P_3 = (AG)(D)(B)(CE)(F)$   
 $P_4 = (A)(G)(D)(B)(CE)(F)$ 

The minimized state table is

| Present | Next  | state | Output z |       |  |
|---------|-------|-------|----------|-------|--|
| state   | w = 0 | w = 1 | w=0      | w = 1 |  |
| Α       | В     | С     | 0        | 0     |  |
| В       | D     |       | 0        | 1     |  |
| C       | F     | С     | 0        | 1     |  |
| D       | В     | G     | 0        | 0     |  |
| F       | C     | D     | 0        | 1     |  |
| G       | F     | _     | 0        | 0     |  |
| L       |       |       |          |       |  |

8.19. An implementation for the Moore-type FSM in Figures 8.5.7 and 8.5.6 is given in the solution for problem 8.8. The Mealy-type FSM in Figure 8.58 is described in the form of a state table as

| Present | Next state |           |           |    | Out | put z |    |    |
|---------|------------|-----------|-----------|----|-----|-------|----|----|
| state   | DN=00      | 01        | 10        | 11 | 00  | 01    | 10 | 11 |
| SI      | S1         | S3        | S2        | _  | 0   | 0     | 0  | 1  |
| S2      | S2         | S1        | <b>S3</b> | _  | 0   | 1     | 1  | _  |
| S3      | S3         | <b>S2</b> | SI        | _  | 0   | 0     | 1  |    |

The state-assigned table is

| Present               |          | Next s   | tate     |              |    | Out | tput |    |
|-----------------------|----------|----------|----------|--------------|----|-----|------|----|
| state                 | DN=00    | 01       | 10       | 11           | 00 | 01  | 10   | 11 |
| <b>y</b> 2 <b>y</b> 1 | $Y_2Y_1$ | $Y_2Y_1$ | $Y_2Y_1$ | $Y_{2}Y_{1}$ | z  | z   | z    | z  |
| 00                    | 00       | 10       | 01       | _            | 0  | 0   | 0    |    |
| 01                    | 01       | 00       | 10       | _            | 0  | 1   | 1    | _  |
| 10                    | 10       | 01       | 00       | _            | 0  | 0   | 1    | _  |

The next-state and output expressions are

$$Y_2 = Dy_1 + \overline{D}y_2\overline{N} + N\overline{y}_2\overline{y}_1$$
  

$$Y_1 = Ny_2 + \overline{D}y_1\overline{N} + D\overline{y}_2\overline{y}_1$$
  

$$z = Dy_1 + Dy_2 + Ny_1$$

In this case, choosing the Mealy model results in a simpler circuit.

.20. Use w as the clock. Then the state table is

| Present<br>state | Next<br>state | Output $z_1 z_0$ |
|------------------|---------------|------------------|
| Α                | В             | 00               |
| В                | C             | 10               |
| C                | D             | 01               |
| D                | Α             | 11               |

The state-assigned table is

| Present<br>state<br>y1 y0 | Next<br>state<br>Y <sub>1</sub> Y <sub>0</sub> | Output z <sub>1</sub> z <sub>0</sub> |
|---------------------------|------------------------------------------------|--------------------------------------|
| 00                        | 10                                             | 0.0                                  |
| 10                        | 01                                             | 10                                   |
| 01                        | 11                                             | 01                                   |
| 11                        | 00                                             | 11                                   |

The next-state expressions are

$$\begin{array}{rcl} Y_1 & = & \overline{y}_1 \\ Y_2 & = & y_1 \oplus y_2 \end{array}$$

The resulting circuit is



8.21. From the state-assigned table given in the solution to Problem 8.20, the excitation table for JK flip-flops is

| Present<br>state<br>y1y0 | Flip-flo $J_1K_1$ | Output |    |
|--------------------------|-------------------|--------|----|
| 00                       | 1 d               | 0 d    | 00 |
| 10                       | d 1               | 1 d    | 10 |
| 01                       | 1 d               | d 0    | 01 |
| 11.                      | d 1               | d 1    | 11 |

The flip-flop inputs are  $J_1=K_1=1$  and  $J_2=K_2=y_1$ . The resulting circuit is



# 8.22. From the state-assigned table given in the solution to Problem 8.20, the excitation table for T flip-flops is

| Present<br>state<br>y <sub>1</sub> y <sub>0</sub> |   | -flop<br>outs<br>T <sub>0</sub> | Output z <sub>1</sub> z <sub>0</sub> |
|---------------------------------------------------|---|---------------------------------|--------------------------------------|
| 00                                                | 1 | 0                               | 00                                   |
| 10                                                | 1 | 1                               | 10                                   |
| 01                                                | 1 | 0                               | 01                                   |
| 11                                                | 1 | 1                               | 11                                   |

The flip-flop inputs are  $T_1=1$  and  $T_2=y_1.$  The resulting circuit is



# 8.23. The state diagram is

| Present | Next  | Output |               |
|---------|-------|--------|---------------|
| state   | w = 0 | w = 1  | $z_2 z_1 z_0$ |
| Α       | Α     | В      | 000           |
| В       | В     | C      | 001           |
| С       | C     | D      | 010           |
| D       | D     | E      | 011           |
| E       | E     | F      | 100           |
| F       | F     | Α      | 101           |

The state-assigned table is

| Present                          | Next        |       |                                              |
|----------------------------------|-------------|-------|----------------------------------------------|
| state                            | w = 0       | w = 1 | Output                                       |
| <i>y</i> 2 <i>y</i> 1 <i>y</i> 0 | $Y_2Y_1Y_0$ |       | z <sub>2</sub> z <sub>1</sub> z <sub>0</sub> |
| 000                              | 000         | 001   | 000                                          |
| 001                              | 001         | 010   | 001                                          |
| 010                              | 010         | 011   | 010                                          |
| 011                              | 011         | 100   | 011                                          |
| 100                              | 100         | 101   | 100                                          |
| 101                              | 101         | 000   | 101                                          |

The next-state expressions are

$$\begin{array}{rcl} Y_2 & = & \overline{y}_0 y_2 + \overline{w} y_2 + w y_0 y_1 \\ Y_1 & = & \overline{y}_0 y_1 + \overline{w} y_1 + w y_0 \overline{y}_1 \overline{y}_2 \\ Y_0 & = & \overline{w} y_0 + w \overline{y}_0 \end{array}$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

§ .24. Using the state-assigned table given in the solution for problem 8.23, the excitation table for JK flip-flops is

| Present        | Flip-flop inputs |          |            |          |          |            |                                              |
|----------------|------------------|----------|------------|----------|----------|------------|----------------------------------------------|
| state          | w = 0            |          | w = 1      |          |          | Outputs    |                                              |
| <b>y2y1y</b> 0 | $J_2K_2$         | $J_1K_1$ | $J_0K_0$   | $J_2K_2$ | $J_1K_1$ | $J_0K_0$   | z <sub>2</sub> z <sub>1</sub> z <sub>0</sub> |
| 000            | 0 d              | 0 d      | 0 d        | 0 d      | 0 d      | 1 d        | 000                                          |
| 001            | 0 d              | 0 d      | d 0        | 0 d      | 1 d      | d 1        | 001                                          |
| 010            | 0 d              | d0       | 0 d        | 0 d      | d 0      | 1 d        | 010                                          |
| 011            | 0 d              | d0       | d 0        | 1 d      | d 1      | <b>d</b> 1 | 011                                          |
| 100            | do               | 0 d      | 0 d        | d0       | 0 d      | 1 d        | 100                                          |
| 101            | d0               | 0 d      | <b>d</b> 0 | d 1      | 0 d      | d 1        | 101                                          |

The expressions for the inputs of the flip-flops are

$$\begin{array}{rcl}
J_2 & = & wy_1y_0 \\
K_2 & = & wy_2y_0 \\
J_1 & = & w\overline{y}_2y_0 \\
K_1 & = & wy_0 \\
J_0 & = & w \\
K_0 & = & w
\end{array}$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

8.25. Using the state-assigned table given in the solution for problem 8.23, the excitation table for T flip-flops is

| Present                                      | Flip-flop inputs |             |                                              |
|----------------------------------------------|------------------|-------------|----------------------------------------------|
| state                                        | w=0 $w=1$        |             | Outputs                                      |
| y <sub>2</sub> y <sub>1</sub> y <sub>0</sub> | $T_2T_1T_0$      | $T_2T_1T_0$ | z <sub>2</sub> z <sub>1</sub> z <sub>0</sub> |
| 000                                          | 000              | 001         | 000                                          |
| 001                                          | 000              | 011         | 001                                          |
| 010                                          | 000              | 001         | 010                                          |
| 011                                          | 000              | 111         | 011                                          |
| 100                                          | 000              | 001         | 100                                          |
| 101                                          | 000              | 101         | 101                                          |

The expressions for T inputs of the flip-flops are

$$T_2 = wy_1y_0 + wy_2y_0$$

$$T_1 = w\overline{y}_2y_0$$

$$T_0 = w$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

8.26. The state diagram is

| Present | Next  | Count |   |
|---------|-------|-------|---|
| state   | w = 0 | w = 1 |   |
| . A     | Н     | С     | 0 |
| В       | A     | D     | 1 |
| C       | В     | E     | 2 |
| D       | С     | F     | 3 |
| E       | D     | G     | 4 |
| F       | E     | H     | 5 |
| G       | F     | Α     | 6 |
| H       | G     | В     | 7 |

The state-assigned table is

|   | Present        | Next        |             |                                              |
|---|----------------|-------------|-------------|----------------------------------------------|
|   | state          | w = 0       | w = 1       | Output                                       |
|   | <b>y2Y1Y</b> 0 | $Y_2Y_1Y_0$ | $Y_2Y_1Y_0$ | z <sub>2</sub> z <sub>1</sub> z <sub>0</sub> |
| Α | 000            | 111         | 010         | 000                                          |
| В | 001            | 000         | 011         | 001                                          |
| C | 010            | 001         | 100         | 010                                          |
| D | 011            | 010         | 101         | 011                                          |
| E | 100            | 011         | 110         | 100                                          |
| F | 101            | 100         | 111         | 101                                          |
| G | 110            | 101         | 000         | 110                                          |
| H | 111            | 110         | 001         | 111                                          |

The next-state expressions (inputs to D flip-flops) are

$$\begin{array}{lll} D_2 &= Y_2 &= w \overline{y}_2 y_1 + \overline{w} y_2 y_1 + w y_2 \overline{y}_1 + \overline{w} y_2 y_0 + \overline{y}_2 \overline{y}_1 \overline{y}_0 w \\ D_1 &= Y_1 &= w \overline{y}_1 + \overline{y}_1 \overline{y}_0 + \overline{w} y_1 y_0 \\ D_0 &= Y_0 &= \overline{y}_0 \overline{w} + y_0 w \end{array}$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

#### 8.27. From the state-assigned table given in the solution to problem 8.26, the excitation table for JK flip-flops is

| Present                  | Flip-flop inputs |          |            |            |            |          |                                              |
|--------------------------|------------------|----------|------------|------------|------------|----------|----------------------------------------------|
| state                    |                  | w = 0    |            |            | w = 1      | •        | Outputs                                      |
| <b>y2 y</b> 1 <b>y</b> 0 | $J_2K_2$         | $J_1K_1$ | $J_0K_0$   | $J_2K_2$   | $J_1K_1$   | $J_0K_0$ | z <sub>2</sub> z <sub>1</sub> z <sub>0</sub> |
| 000                      | 1 d              | 1 d      | 1 d        | 0 d        | 1 d        | 0 d      | 000                                          |
| 001                      | 0 d              | 0 d      | d 1        | 0 d        | 1 d        | d 0      | 001                                          |
| 010                      | 0 d              | d 1      | 1 d        | 1 <b>d</b> | d 1        | 0 d      | 010                                          |
| 011                      | 0 d              | d0       | d 1        | 1 d        | d 1        | d 0      | 011                                          |
| 100                      | d 1              | 1 d      | 1 d        | d 0        | 1 d        | 0 d      | 100                                          |
| 101                      | d0               | 0 d      | <b>d</b> 1 | d 0        | 1 d        | d 0      | 101                                          |
| 110                      | d0               | d 1      | 1 d        | d 1        | d 1        | 0 d      | 110                                          |
| 111                      | d0               | d 0      | <b>d</b> 1 | d 1        | <b>d</b> 1 | d 0      | 111                                          |

The expressions for J and K inputs to the three flip-flops are

$$J_{2} = y_{1}w + \overline{y}_{1}\overline{y}_{0}\overline{w}$$

$$K_{2} = J_{2}$$

$$J_{1} = w + \overline{y}_{0}$$

$$K_{1} = J_{1}$$

$$J_{0} = \overline{w}$$

$$K_{0} = J_{0}$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

8.28. From the state-assigned table given in the solution to problem 8.26, the excitation table for T flip-flops is

| Present     | Flip-flo    |             |               |
|-------------|-------------|-------------|---------------|
| state       | w = 0       | w = 1       | Outputs       |
| $y_2y_1y_0$ | $T_2T_1T_0$ | $T_2T_1T_0$ | $z_2 z_1 z_0$ |
| 000         | 111         | 010         | 000           |
| 001         | 001         | 010         | 001           |
| 010         | 011         | 110         | 010           |
| 011         | 001         | 110         | 011           |
| 100         | 111         | 010         | 100           |
| 101         | 001         | 010         | 101           |
| 110         | 011         | 110         | 110           |
| 111         | 001         | 110         | 111           |

The expressions for T inputs of the flip-flops are

$$T_2 = \overline{y}_1 \overline{y}_0 \overline{w} + y_1 w$$

$$T_1 = w + \overline{y}_0$$

$$T_0 = \overline{w}$$

The outputs are:  $z_2 = y_2$ ,  $z_1 = y_1$ , and  $z_0 = y_0$ .

8.29. The next-state and output expressions are

$$\begin{array}{rcl} D_1 & = & Y_1 & = & w(y_1 + y_2) \\ D_2 & = & Y_2 & = & w(\overline{y}_1 + \overline{y}_2) \\ & z & = & y_1 \overline{y}_2 \end{array}$$

The corresponding state-assigned table is

| Present               | Next          |          |        |
|-----------------------|---------------|----------|--------|
| state                 | w = 0 $w = 1$ |          | Output |
| <b>y</b> 2 <b>y</b> 1 | $Y_2Y_1$      | $Y_2Y_1$ | Z      |
| 00                    | 0.0           | 10       | 0      |
| 01                    | 0.0           | 1 1      | 1      |
| 10                    | 00            | 1 1      | 0      |
| 11                    | 00            | 0 1      | 0      |

This leads to the state table

| Present | Next      | Output |   |
|---------|-----------|--------|---|
| state   | w=0 $w=1$ |        | z |
| Α       | Α         | С      | 0 |
| В       | A         | D      | 1 |
| C       | A         | D      | 0 |
| D       | A         | В      | 0 |

The circuit produces z=1 whenever the input sequence on w comprises a 0 followed by an even number of 1s.

```
8.30.
        LIBRARY ieee:
        USE ieee.std_logic_1164.all;
        ENTITY prob8_30 IS
            PORT (Clock : IN STD_LOGIC;
                   Resetn: IN STD_LOGIC; N, D: IN STD_LOGIC;
                          : OUT STD_LOGIC);
        END prob8_30;
        ARCHITECTURE Behavior OF prob8_30 IS
            TYPE State_type IS ( S1, S2, S3, S4, S5 );
            SIGNAL y : State_type;
        BEGIN
            PROCESS (Resetn, Clock)
            BEGIN
               IF Resetn = '0' THEN
                  y \le S1;
               ELSIF (Clock'EVENT AND Clock = '1') THEN
                  CASE y IS
                     WHEN S1 =>
                        IF N = 1 THEN y \le S3;
                        ELSIF D = '1' THEN y \le S2;
                        ELSE y \le S1;
                        END IF;
                     WHEN S2 =>
                        IF N = '1' THEN y \le S4:
                        ELSIF D = '1' THEN y \le 55;
                        ELSE y \le S2;
                        END IF;
                     WHEN S3 =>
                        IF N = '1' THEN y \le S2;
                        ELSIF D = '1' THEN y \le S4;
                        ELSE y \le S3;
                        END IF;
                     WHEN S4 =>
                        y \le S1;
                     WHEN S5 =>
                        y \le S3;
                  END CASE;
               END IF;
            END PROCESS;
            z \le 1' WHEN y = S4 OR y = S5 ELSE '0';
        END Behavior;
```

```
8.31.
        LIBRARY iece;
         USE ieee.std_logic_1164.all;
        ENTITY prob8_32 IS
             PORT (Resetn, Clock: IN
                                       STD_LOGIC;
                   N, D : IN STD_LOGIC;
                                : OUT STD_LOGIC);
        END prob8_32;
         ARCHITECTURE Behavior OF prob8_32 1S
             TYPE State_type IS (S1, S2, S3);
             SIGNAL y : State_type;
        BEGIN
             PROCESS (Resetn, Clock)
             BEGIN
               IF Resetn = '0' THEN
                  y \le S1;
                ELSIF Clock'EVENT AND Clock = '1' THEN
                   CASE y IS
                      WHEN S1 =>
                        IF N = '1' THEN y \le S3;
                        ELSIF D = '1' THEN y \le S2;
                        ELSE y \le S1; END IF;
                      WHEN S2 =>
                        IF N = '1' THEN y \le S1;
                        ELSIF D = '1' THEN y \le S3;
                        ELSE y \le S2; END IF;
                      WHEN S3 =>
                        IF N = '1' THEN y \le S2;
                        ELSIF D = '1' THEN y \le S1;
                        ELSE y \le S3; END IF;
                   END CASE;
                END IF;
             END PROCESS;
             z \le 1 WHEN (y = S2 \text{ AND } (D = 1) \text{ OR } N = 1) OR <math>(y = S3 \text{ AND } D = 1) \text{ ELSE } 0;
        END Behavior;
8.32.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob8_32 IS
             PORT (Clock : IN STD_LOGIC;
                    Resetn: IN
                                 STD_LOGIC;
                   N, D : IN STD_LOGIC;
                          : OUT STD_LOGIC);
        END prob8_32;
         ...con't
```

```
ARCHITECTURE Behavior OF prob8_32 IS
             TYPE State_type IS (S1, S2, S3);
             SIGNAL y : State_type ;
         BEGIN
             PROCESS (Resetn, Clock)
             BEGIN
                IF Resetn = '0' THEN
                   y \le S1:
                ELSIF Clock'EVENT AND Clock = '1' THEN
                    CASE y IS
                       WHEN S1 =>
                          IF N = '1' THEN y \le S3;
                         ELSIF D = '1' THEN y \le S2;
                         ELSE y \le S1;
                         END IF:
                       WHEN S2 =>
                         IF N = '1' THEN y \le S1;
                         ELSIF D = '1' THEN y \le S3;
                         ELSE y \le S2;
                         END IF:
                       WHEN S3 =>
                         IF N = '1' THEN y \le S2;
                         ELSIF D = '1' THEN y \le S1;
                          ELSE y \le S3;
                         END IF;
                   END CASE;
                END IF:
             END PROCESS;
             z \le '1' WHEN (y = S2 AND (D = '1' OR N = '1')) OR (y = S3 AND D = '1') ELSE '0';
         END Behavior:
         LIBRARY icee;
8.33.
         USE ieee.std_logic_1164.all;
         ENTITY prob8_33 IS
                                 STD_LOGIC;
             PORT (Clock: IN
                    Resetn: IN STD_LOGIC; N, D: IN STD_LOGIC;
                           : OUT STD_LOGIC);
         END prob8_33;
         ARCHITECTURE Behavior OF prob8_33 IS
             TYPE State_type IS (S1, S2, S3);
             SIGNAL y_present, y_next : State_type;
             ...con't
```

```
PROCESS (N, D, y_present)
             BEGIN
                CASE y_present IS
                   WHEN S1 =>
                      IF N = '1' THEN y_next <= S3;
                      ELSIF D = '1' THEN y_next \le S2;
                      ELSE y_next \le S1;
                      END IF;
                   WHEN S2 =>
                     IF N = '1' THEN y_next <= S1;
                      ELSIF D = '1' THEN y_next \le S3;
                      ELSE y_next <= S2;
                      END IF;
                   WHEN S3 =>
                      IF N = '1' THEN y..next \leq S2;
                      ELSIF D = '1' THEN y_next <= S1;
                      ELSE y_next \leq S3;
                      END IF;
                END CASE;
            END PROCESS;
            PROCESS (Clock, Resetn)
             BEGIN
                IF Resetn = '0' THEN
                   y_present <= S1;
                ELSIF Clock'EVENT AND Clock = '1' THEN
                   y_present <= y_next;
                END IF;
             END PROCESS;
             z \le '1' WHEN (y_present = S2 AND (D = '1' OR N = '1')) OR
                (y_present = S3 AND D = '1') ELSE '0';
        END Behavior;
8.34.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob8_34 IS
                                 STD_LOGIC:
             PORT (Clock : IN
                                 STD_LOGIC;
                   Resetn: IN
                          : IN
                                 STD_LOGIC;
                           : OUT STD_LOGIC);
        END prob8_34;
         ...con't
```

**BEGIN** 

```
ARCHITECTURE Behavior OF prob8_34 IS
            TYPE State_type IS (A, B, C, D);
            ATTRIBUTE ENUM_ENCODING: STRING;
            ATTRIBUTE ENUM_ENCODING OF State_type: TYPE IS "00 01 10 11";
            SIGNAL y : State_type;
        BEGIN
            PROCESS (Resetn, Clock)
            BEGIN
               IF Resetn = '0' THEN
                  y \leq A;
               ELSIF Clock'EVENT AND Clock = '1' THEN
                  CASE y IS
                     WHEN A =>
                        IF w = '0' THEN y <= C;
                        ELSE y \leq D;
                        END IF;
                     WHEN B =>
                       IF w = '0' THEN y \le B;
                        ELSE y \leq A;
                        END IF;
                     WHEN C =>
                        IF w = '0' THEN y \le D;
                        ELSE y \leq A;
                        END IF;
                     WHEN D =>
                        IF w = '0' THEN y \le C;
                        ELSE y \le B;
                        END IF;
                  END CASE;
               END IF:
            END PROCESS;
            z \le 1' WHEN y = D ELSE '0';
        END Behavior;
8.35.
        LIBRARY ieee;
        USE ieee.std_logic_1164.all;
        ENTITY prob8_35 IS
            PORT ( Clock : IN STD_LOGIC ;
                   Resetn: IN
                                STD_LOGIC;
                        : IN STD_LOGIC;
                         : OUT STD_LOGIC);
        END prob8_35;
        ...con't
```

```
ARCHITECTURE Behavior OF prob8_35 IS
    SIGNAL y_present, y_next: STD_LOGIC_VECTOR(1 DOWNTO 0);
    CONSTANT A: STD_LOGIC_VECTOR(1 DOWNTO 0) := "00";
    CONSTANT B: STD_LOGIC_VECTOR(1 DOWNTO 0) := "01";
    CONSTANT C: STD_LOGIC_VECTOR(1 DOWNTO 0) := "10";
   CONSTANT D: STD_LOGIC_VECTOR(1 DOWNTO 0) := "11";
BEGIN
   PROCESS (w, y_present)
   BEGIN
      CASE y_present IS
         WHEN A =>
            IF w = '0' THEN y_next <= C;
            ELSE y_next \le D;
            END IF:
         WHEN B =>
            IF w = '0' THEN y_next <= B;
            ELSE y_next \ll A;
            END IF;
         WHEN C =>
            IF w = '0' THEN y_next <= D;
            ELSE y_next \le A;
            END IF:
         WHEN OTHERS =>
            IF w = '0' THEN y_next <= C;
            ELSE y_next \le B;
            END IF;
      END CASE;
   END PROCESS;
   PROCESS (Clock, Resetn)
   BEGIN
      IF Resetn = '0' THEN
         y_present <= A;
      ELSIF Clock'EVENT AND Clock = '1' THEN
         y_present <= y_next;
      END IF;
   END PROCESS;
   z \le '1' WHEN y_present = D ELSE '0';
END Behavior;
```





# 8.38. To ensure that the device 3 will get serviced the FSM in Figure 8.72 can be modified as follows:



# 8.40. The required control signals can be generated using the following FSM:



Let  $k = w_2 + w_1$ . Then the next-state transitions can be defined as

| Present | Next state |       |  |
|---------|------------|-------|--|
| state   | k = 0      | k = 1 |  |
| Α       | A          | В     |  |
| В       | В          | C     |  |
| C       | С          | Α     |  |

#### Using one-hot encoding, the state-assigned table becomes

| Present                          | Next        | state       |
|----------------------------------|-------------|-------------|
| state                            | k = 0       | k = 1       |
| <i>y</i> 3 <i>y</i> 2 <i>y</i> 1 | $Y_3Y_2Y_1$ | $Y_3Y_2Y_1$ |
| 001                              | 001         | 010         |
| 010                              | 010         | 100         |
| 100                              | 100         | 001         |

#### The next-state expressions are

$$Y_3 = \overline{k}y_3 + ky_2$$

$$Y_2 = \overline{k}y_2 + ky_1$$

$$Y_1 = \overline{k}y_1 + ky_3$$

# The output expressions are

$$TEMP_{in} = ky_1$$

$$TEMP_{out} = ky_3$$

$$R1_{out} = y_2(w_2 \oplus w_1)$$

$$R1_{in} = y_3(w_2 \oplus w_1)$$

$$R2_{out} = y_1\overline{w}_2w_1 + y_2w_2w_1$$

$$R2_{in} = y_2\overline{w}_2w_1 + y_3w_2w_1$$

$$R3_{out} = y_1w_2$$

$$R3_{in} = y_2w_2$$